

#### **DATASHEET**

# **12A Analog Pico SlimLynx**<sup>TM</sup> **Open Frame: Non-Isolated DC-DC Modules**

3V<sub>dc</sub> -14.4V<sub>dc</sub> input; 0.6V<sub>dc</sub> to 5.5V<sub>dc</sub> output; 12A Output Current



### **Description**

The 12A Analog Pico SlimLynx<sup>™</sup> Open Frame power modules are non-isolated dc-dc converters that can deliver up to 12A of output current. These modules operate over a wide range of input voltage ( $V_{IN} = 3V_{dc}$ -14.4V<sub>dc</sub>) and provide a precisely regulated output voltage from 0.6V<sub>dc</sub> to 5.5V<sub>dc</sub>, programmable via an external resistor. Features include remote On/Off, adjustable output voltage, over current and over temperature protection. The module also includes the Tunable Loop™ feature that allows the user to optimize the dynamic response of the converter to match the load with reduced amount of output capacitance leading to savings on cost and PWB area.



### **Applications**

- Distributed power architectures
- Intermediate bus voltage applications
- Telecommunications equipment
- Servers and storage applications
- Networking equipment
- Industrial equipment



#### **Features**

- Compliant to RoHS II EU "Directive 2011/65/EU" and amended Directive (EU) 2015/863
- Compliant to REACH Directive (EC) No 1907/2006
- Compliant to IPC-9592 (September 2008), Category 2, Class II
- Ultra low height design for very dense power applications.
- Small size: 12.2 mm x 12.2 mm x 2.9 mm (Max) (0.48 in x 0.48 in x 0.116 in)
- Output voltage programmable from 0.6V<sub>dc</sub> to 5.5V<sub>dc</sub> via external resistor.
- Wide Input voltage range (3V<sub>dc</sub>-14.4V<sub>dc</sub>)
- Wide operating temperature range [-40°C to 85°C].
   See derating curves
- DOSA approved footprint
- Tunable Loop™ to optimize dynamic output voltage response

- Flexible output voltage sequencing EZ-SEQUENCE
- Power Good signal
- Remote On/Off
- Fixed switching frequency with capability of external synchronization
- Output overcurrent protection (non-latching)
- Overtemperature protection
- Ability to sink and source current
- Compatible in a Pb-free or SnPb reflow environment
- ANSI/UL\* 62368-1 and CAN/CSA† C22.2 No. 62368-1 Recognized, DIN VDE‡ 0868-1/A11:2017 (EN62368- 1:2014/A11:2017)
- ISO\*\*9001 and ISO 14001 certified manufacturing facilities

#### **FOOTNOTES**

<sup>\*</sup>UL is a registered trademark of Underwriters Laboratories, Inc.

<sup>†</sup>CSA is a registered trademark of Canadian Standards Association.

<sup>&</sup>lt;sup>‡</sup>VDE is a trademark of Verband Deutscher Elektrotechniker e.V.

<sup>\*</sup>ISO is a registered trademark of the International Organization of Standards



# **Technical Specifications**

### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability.

| Parameter                            | Device | Symbol    | Min  | Max  | Unit |
|--------------------------------------|--------|-----------|------|------|------|
| Input Voltage                        | All    | $V_{IN}$  | -0.3 | 15   | \/   |
| Continuous                           | All    | VIN       | -0.5 | 15   | V    |
| SEQ, SYNC, VS+                       | All    |           |      | 7    | V    |
| Operating Ambient Temperature        | All    | _         | //0  | O.F. | 0.0  |
| (see Thermal Considerations section) | All    | IA        | -40  | 85   | °C   |
| Storage Temperature                  | All    | $T_{stg}$ | -55  | 125  | °C   |

# **Electrical Specifications**

Unless otherwise indicated, specifications apply overall operating input voltage, resistive load, and temperature conditions.

| Parameter                                                                                                                                                                                                     | Device                   | Symbol                   | Min  | Тур | Max  | Unit                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|-----|------|-----------------------|
| Operating Input Voltage                                                                                                                                                                                       | All                      | VIN                      | 3    | _   | 14.4 | V <sub>dc</sub>       |
| Maximum Input Current $(V_{IN} = 3V \text{ to } 14V, I_O = I_{O, max})$                                                                                                                                       | All                      | I <sub>IN,max</sub>      |      |     | 11   | A <sub>dc</sub>       |
| Input No Load Current                                                                                                                                                                                         | $V_{O,set} = 0.6 V_{dc}$ | $I_{\text{IN,No load}}$  |      | 50  |      | mA                    |
| $(V_{IN} = 12V_{dc}, I_O = 0, module enabled)$                                                                                                                                                                | $V_{O,set} = 5.5V_{dc}$  | $I_{\text{IN,No load}}$  |      | 180 |      | mA                    |
| Input Stand-by Current $(V_{IN} = 12V_{dc}, module disabled)$                                                                                                                                                 | All                      | I <sub>IN,stand-by</sub> |      | 8   |      | mA                    |
| Inrush Transient                                                                                                                                                                                              | All                      | l <sup>2</sup> t         |      |     | 1    | A <sup>2</sup> s      |
| Input Reflected Ripple Current, peak-to-peak<br>(5Hz to 20MHz, 1µH source impedance; V <sub>IN</sub> =0 to 14V,<br>I <sub>O</sub> =I <sub>O, max</sub> ; See Test Configurations)                             | All                      |                          |      | 30  |      | mA <sub>p-p</sub>     |
| Input Ripple Rejection (120Hz)                                                                                                                                                                                | All                      |                          |      | -55 |      | dB                    |
| Output Voltage Set-point (with 0.1% tolerance for external resistor used to set output voltage)                                                                                                               | All                      | V <sub>O, set</sub>      | -1.0 |     | +1.0 | % V <sub>O, set</sub> |
| Output Voltage (Over all operating input voltage, resistive load, and temperature conditions until end of life)                                                                                               | All                      | V <sub>O, set</sub>      | -3.0 | _   | +3.0 | % V <sub>O, set</sub> |
| Adjustment Range (selected by an external resistor)<br>(Some output voltages may not be possible depending on<br>the input voltage – see Feature Descriptions Section)                                        | All                      | Vo                       | 0.6  |     | 5.5  | $V_{dc}$              |
| Remote Sense Range                                                                                                                                                                                            | All                      |                          |      |     | 0.5  | $V_{dc}$              |
| Output Regulation (for $V_0 \ge 2.5V_{dc}$ )                                                                                                                                                                  |                          |                          |      |     |      |                       |
| Line (V <sub>IN</sub> =V <sub>IN</sub> , min to V <sub>IN</sub> , max)                                                                                                                                        | All                      |                          |      | _   | +0.4 | $\% V_{O,  set}$      |
| Load (Io=Io, min to Io, max)                                                                                                                                                                                  | All                      |                          |      | _   | 10   | mV                    |
| Output Regulation (for $V_0 < 2.5V_{dc}$ )                                                                                                                                                                    |                          |                          |      |     |      |                       |
| Line (V <sub>IN</sub> =V <sub>IN, min</sub> to V <sub>IN, max</sub> )                                                                                                                                         | All                      |                          |      | _   | 5    | mV                    |
| Load (I <sub>O</sub> =I <sub>O, min</sub> to I <sub>O, max</sub> )                                                                                                                                            | All                      |                          |      | _   | 10   | mV                    |
| Temperature ( $T_{ref}=T_{A, min}$ to $T_{A, max}$ )                                                                                                                                                          | All                      |                          |      | —   | 0.4  | $\% V_{O,  set}$      |
| Input Noise on nominal input at 25°C $(V_{IN}=V_{IN}, n_{om} \text{ and } I_{o}=I_{o, min} \text{ to } I_{o, max}C_{in}=1x47nF(0402) \text{ or equivalent}$ , $2x22uF(1210)$ ceramic capacitors or equivalent |                          |                          |      |     |      |                       |
| and Peak-to-Peak (Full Bandwidth) for all Vo                                                                                                                                                                  | All                      |                          | -    | 360 |      | $mA_{p-kpk}$          |



# **Electrical Specifications** (continued)

| Parameter                                                                                              | Device                   | Symbol               | Min    | Тур  | Max   | Unit                 |
|--------------------------------------------------------------------------------------------------------|--------------------------|----------------------|--------|------|-------|----------------------|
| Output Ripple and Noise on nominal output at 25°C                                                      |                          |                      |        |      |       |                      |
| $(V_{IN}=V_{IN, nom} \text{ and } I_o=I_{o, min} \text{ to } I_{o, max} C_o = 2x47nF(0402) \text{ or}$ |                          |                      |        |      |       |                      |
| equivalent,2x47uF (1210) or equivalent ceramic                                                         |                          |                      |        |      |       |                      |
| capacitors on output and 1x47nF(0402) or equivalent, 2x22uF(1210) ceramic capacitors or equivalent and |                          |                      |        |      |       |                      |
| 470uF,16V electrolytic) on input                                                                       |                          |                      |        |      |       |                      |
| Peak-to-Peak (Full bandwidth) Vo≤1.2V₀                                                                 |                          |                      |        | 30   |       | $mV_{pk-pk}$         |
| Peak-to-Peak (Full bandwidth) Vo>1.2V <sub>o</sub>                                                     | All                      |                      |        | 3%Vo |       | mV <sub>pk-pk</sub>  |
| RMS (Full bandwidth) for all V <sub>o</sub>                                                            | All                      |                      |        | 2%Vo |       | $mV_{rms}$           |
| External Capacitance <sup>1</sup>                                                                      |                          |                      |        |      |       |                      |
| Without the Tunable Loop™                                                                              |                          |                      |        |      |       |                      |
| ESR ≥ 1 mΩ                                                                                             | All                      | C <sub>O, max</sub>  | 1x47µF |      | 200µF | μF                   |
| With the Tunable Loop™                                                                                 |                          |                      |        |      |       |                      |
| ESR ≥ 0.15 mΩ                                                                                          | All                      | C <sub>O, max</sub>  | 200    |      | 1000  | μF                   |
| ESR ≥ 10 mΩ                                                                                            | All                      | C <sub>O, max</sub>  |        |      | 5000  | μF                   |
| Output Current (in either sink or source mode)                                                         | All                      | Io                   | 0      |      | 12    | A <sub>dc</sub>      |
| Output Current Limit Inception (Hiccup Mode)                                                           | All                      | I <sub>O. lim</sub>  |        | 130  |       | % I <sub>o•max</sub> |
| (current limit does not operate in sink mode)                                                          | All                      | TO, IIM              |        | 150  |       | 70 To,max            |
| Output Short-Circuit Current                                                                           | All                      | I <sub>O</sub> , s/c |        | 1.3  |       | $A_{rms}$            |
| (V <sub>o</sub> ≤250mV) ( Hiccup Mode )                                                                | All                      | 10, s/c              |        | 1.5  |       | ∕rms                 |
| Efficiency                                                                                             | $V_{O,set} = 0.6V_{dc}$  | η                    |        | 70.8 |       | %                    |
| V <sub>IN</sub> = 12V <sub>dc</sub> , T <sub>A</sub> =25°C                                             | $V_{O,set} = 1.2V_{dc}$  | η                    |        | 81.5 |       | %                    |
| I <sub>O</sub> =I <sub>O, max</sub> , V <sub>O</sub> = V <sub>O,set</sub>                              | $V_{O,set} = 1.8V_{dc}$  | η                    |        | 85.7 |       | %                    |
|                                                                                                        | $V_{O,set} = 2.5V_{dc}$  | η                    |        | 88.3 |       | %                    |
|                                                                                                        | $V_{O,set} = 3.3V_{dc}$  | η                    |        | 90.1 |       | %                    |
|                                                                                                        | $V_{O,set} = 5.0 V_{dc}$ | η                    |        | 92.5 |       | %                    |
| Switching Frequency                                                                                    | All                      | $f_{sw}$             |        | 800  |       | kHz                  |
| Frequency Synchronization                                                                              | All                      |                      |        |      |       |                      |
| Synchronization Frequency Range                                                                        | All                      |                      | 760    | 800  | 840   | kHz                  |
| High-Level Input Voltage                                                                               | All                      | V <sub>IH</sub>      | 2      |      |       | V                    |
| Low-Level Input Voltage                                                                                | All                      | V <sub>IL</sub>      |        |      | 0.4   | V                    |
| Input Current, SYNC                                                                                    | All                      | I <sub>SYNC</sub>    |        |      | 100   | nA                   |
| Minimum Pulse Width, SYNC                                                                              | All                      | t <sub>sync</sub>    | 100    |      |       | ns                   |
| Maximum SYNC rise time                                                                                 | All                      | t <sub>sync_sh</sub> | 100    |      |       | ns                   |

<sup>&</sup>lt;sup>1</sup> External capacitors may require using the new Tunable Loop<sup>™</sup> feature to ensure that the module is stable as well as getting the best transient response. See the Tunable Loop<sup>™</sup> section for details.

# **General Specifications**

| Parameter                                                                                                            | Device | Min | Тур        | Max | Unit    |
|----------------------------------------------------------------------------------------------------------------------|--------|-----|------------|-----|---------|
| Calculated MTBF (I <sub>o</sub> =0.8I <sub>O, max</sub> , T <sub>A</sub> =40°C) Telcordia Issue 3<br>Method 1 Case 3 | All    |     | 29,951,054 |     | Hours   |
| Weight                                                                                                               |        | _   | 0.732      | _   | g (oz.) |



# **Feature Specifications**

Unless otherwise indicated, specifications apply overall operating input voltage, resistive load, and temperature conditions. See Feature Descriptions for additional information.

| Parameter                                                                                                                                                            | Device | Symbol                                | Min  | Тур  | Max           | Unit              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------|------|------|---------------|-------------------|
| On/Off Signal Interface                                                                                                                                              |        |                                       |      |      |               |                   |
| $(V_{IN}=VI_{N, min}$ to $V_{IN, max}$ ; open collector or equivalent,                                                                                               |        |                                       |      |      |               |                   |
| Signal referenced to GND)                                                                                                                                            |        |                                       |      |      |               |                   |
| Device Code with no suffix – Negative Logic                                                                                                                          |        |                                       |      |      |               |                   |
| (See Ordering Information)                                                                                                                                           |        |                                       |      |      |               |                   |
| (On/OFF pin is open collector/drain logic input with                                                                                                                 |        |                                       |      |      |               |                   |
| external pull-up resistor; signal referenced to GND)                                                                                                                 |        |                                       |      |      |               |                   |
| Logic High (Module OFF)                                                                                                                                              |        |                                       |      |      |               |                   |
| Input High Current                                                                                                                                                   | All    | I <sub>IH</sub>                       |      | _    | 1             | mA                |
| Input High Voltage                                                                                                                                                   | All    | VIH                                   | 2    |      | $V_{IN, max}$ | $V_{dc}$          |
| Logic Low (Module ON)                                                                                                                                                |        |                                       |      |      |               |                   |
| Input low Current                                                                                                                                                    | All    | I <sub>IL</sub>                       | _    | _    | 50            | μA                |
| Input Low Voltage                                                                                                                                                    | All    | VIL                                   | -0.2 | _    | 0.6           | $V_{dc}$          |
| Turn-On Delay and Rise Times                                                                                                                                         |        |                                       |      |      |               |                   |
| $(V_{IN}=V_{IN, nom}, I_O=I_{O, max}, V_O \text{ to within } \pm 1\% \text{ of steady state})$                                                                       |        |                                       |      |      |               |                   |
| Case 1: On/Off input is enabled and then input power                                                                                                                 |        |                                       |      |      |               |                   |
| is applied (delay from instant at which $V_{IN} = V_{IN, min}$                                                                                                       | All    | T <sub>delay</sub>                    |      | 0.9  | _             | msec              |
| until $V_o$ =10% of $V_o$ , set)                                                                                                                                     |        |                                       |      |      |               |                   |
| Case 2: Input power is applied for at least one second                                                                                                               |        |                                       |      |      |               |                   |
| and then the On/Off input is enabled (delay from                                                                                                                     | All    | T <sub>delay</sub>                    |      | 0.8  | _             | msec              |
| instant at which Von/Off is enabled until $V_o = 10\%$ of                                                                                                            | 7 (11  | i delay                               |      | 0.0  |               | 111300            |
| Vo, set)                                                                                                                                                             |        |                                       |      |      |               |                   |
| Output voltage Rise time(time for V <sub>o</sub> to rise from                                                                                                        | All    | T <sub>rise</sub>                     |      | 2    | _             | msec              |
| 10% of Vo, set to 90% of Vo, set)                                                                                                                                    |        |                                       |      |      |               |                   |
| Output voltage overshoot                                                                                                                                             |        |                                       |      |      | 3             | 0/ \/             |
| $(T_A = 25^{\circ}\text{C V}_{IN} = V_{IN,  min} \text{ to } V_{IN,  max}, I_O = I_O,  min \text{ to } I_{O,  max})$<br>With or without maximum external capacitance |        |                                       |      |      | 3             | $\%$ $V_{O, set}$ |
| Over Temperature Protection                                                                                                                                          |        |                                       |      |      |               |                   |
| (See Thermal Considerations section)                                                                                                                                 | All    | $T_{ref}$                             |      | 130  |               | °C                |
|                                                                                                                                                                      | A 11   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |      | 100  |               |                   |
| Tracking Accuracy (Power-Up: 2V/ms)                                                                                                                                  | All    | $V_{SEQ} - V_o$                       |      | 100  |               | mV                |
| (Power-Down: 2V/ms)                                                                                                                                                  | All    | V <sub>SEQ</sub> –V <sub>o</sub>      |      | 100  |               | mV                |
| $(V_{IN, min} \text{ to } V_{IN, max}; I_{O, min} \text{ to } I_{O, max} V_{SEQ} < V_{O})$                                                                           |        |                                       |      |      |               |                   |
| Input Undervoltage LOCKOUT                                                                                                                                           |        |                                       |      |      |               |                   |
| Turn-off Threshold                                                                                                                                                   | All    |                                       |      | 3    |               | $V_{dc}$          |
| Turn-off Threshold                                                                                                                                                   | All    |                                       |      | 2.75 |               | $V_{dc}$          |
| Hysteresis                                                                                                                                                           | All    |                                       |      | 0.25 |               | V <sub>dc</sub>   |
| PGOOD (Power Good)                                                                                                                                                   |        |                                       |      |      |               |                   |
| Signal Interface Open Drain, V <sub>supply</sub> ≤ 5V <sub>DC</sub>                                                                                                  |        |                                       |      |      |               |                   |
| Overvoltage threshold for PGOOD ON                                                                                                                                   | All    |                                       |      | 108  |               | $\%V_{O,set}$     |
| Overvoltage threshold for PGOOD OFF                                                                                                                                  | All    |                                       |      | 110  |               | $\%V_{O,set}$     |
| Undervoltage threshold for PGOOD ON                                                                                                                                  | All    |                                       |      | 92   |               | $\%V_{O,  set}$   |
| Undervoltage threshold for PGOOD OFF                                                                                                                                 | All    |                                       |      | 90   |               | $\%V_{O,  set}$   |
| Pulldown resistance of PGOOD pin                                                                                                                                     | All    |                                       |      |      | 50            | Ω                 |
| Sink current capability into PGOOD pin                                                                                                                               | All    |                                       |      |      | 5             | mA                |



#### **Characteristic Curves**

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 0.6V₀ and 25°C.



Figure 1. Converter Efficiency verses output current



Figure 2. Derating Output Current verses Ambient Temperature and Airflow.



Figure 3. Typical output ripple  $(C_0=2x47\mu F \text{ ceramic}, V_{IN}=12V, I_0=I_{O_1max}, 20MHz BW).$ 



Figure 4. Transient Response to Dynamic Load Change from 50% to 100% at 12 $V_{in}$ ,  $C_{out}$ = 4x47uF + 6x330uF,  $C_{Tune}$ =47nF,  $R_{Tune}$ =300



Figure 5. Typical Start-up Using On/Off Voltage ( $I_o$  =  $I_{o,max}$ ).



Figure 6. Typical Start-up Using Input Voltage ( $V_{IN} = 12V$ ,  $I_o = I_{o,max}$ ).



# **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 1.2V₀ and 25°C.



Figure 7. Converter Efficiency versus Output Current.



Figure 8. Derating Output Current versus Ambient Temperature and Airflow.



Figure 9. Typical output ripple (Co=2x47 $\mu$ F ceramic, VIN = 12V,  $I_{o=\,Io,max}$ , 20MHz BW ).



Figure 10. Transient Response to Dynamic Load Change from 50% to 100% at 12 $V_{in}$ ,  $C_{out}$ =4x47uF+3x330uF,  $C_{Tune}$ =10nF,  $R_{Tune}$ =300



Figure 11. Typical Start-up Using On/Off Voltage (I $_{o}$  = I $_{o,max}$ ).

© 2023 OmniOn Power Inc. All rights reserved.



Figure 12. Typical Start-up Using Input Voltage  $(V_{IN} = 12V, I_o = I_{o,max}).$ 



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 1.8V₀ and 25°C.



Figure 13. Converter Efficiency versus Output Current.



Figure 14. Derating Output Current versus Ambient Temperature and Airflow..



Figure 15. Typical output ripple ( $C_0$ =2x47 $\mu$ F ceramic,  $V_{IN}$  = 12V,  $I_0$  =  $I_{o,max}$ , 20MHz BW ).



Figure 16. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin,  $C_{\text{out}}$ =4x47uF+2x330uF,  $C_{\text{Tune}}$ =8.2nF,  $R_{\text{Tune}}$ =300



Figure 17. Typical Start-up Using On/Off Voltage ( $I_0 = I_{o,max}$ ).



Figure 18. Typical Start-up Using Input Voltage  $(V_{\text{IN}} = 12V, \, I_o = I_{o,max}).$ 



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 2.5V₀ and 25°C.



Figure 19. Converter Efficiency versus Output Current.



Figure 20. Derating Output Current versus Ambient Temperature and Airflow..



Figure 21. Typical output ripple ( $C_0$ =2x47 $\mu$ F ceramic,  $V_{IN}$  = 12V,  $I_0$  =  $I_{o,max}$ , 20MHz BW ).



Figure 22. Transient Response to Dynamic Load Change from 50% to 100% at 12V $_{\rm in}$ , C $_{\rm out}$ =4x47uF+1x330uF, C $_{\rm Tune}$ =2700p, R $_{\rm Tune}$ =300



Figure 23. Typical Start-up Using On/Off Voltage (I $_{o}$  = I $_{o,max}$ ).



Figure 24. Typical Start-up Using Input Voltage  $(V_{IN} = 12V, I_o=I_{o,max}).$ 



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 3.3V₀ and 25°C.



Figure 25. Converter Efficiency versus Output Current.



Figure 26. Derating Output Current versus Ambient Temperature and Airflow..



Figure 27. Typical output ripple (Co=2x47µF ceramic,  $V_{IN}$  = 12V,  $I_o$  =  $I_{o,max}$ , 20MHz BW ).



Figure 28. Transient Response to Dynamic Load Change from 50% to 100% at 12V<sub>in</sub>, C<sub>out</sub>=3x47uF+1x330uF, C<sub>Tune</sub>=1800pF, R<sub>Tune</sub>=300



Figure 29. Typical Start-up Using On/Off Voltage ( $I_o = I_{o,max}$ ).



Figure 30. Typical Start-up Using Input Voltage  $(V_{IN} = 12V, I_o=I_{o,max})$ .

PNVT012\_DS



# **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12A Analog Pico SlimLynx™ at 5V₀ and 25°C.



Figure 31. Converter Efficiency versus Output Current.



Figure 32. Derating Output Current versus Ambient Temperature and Airflow..



Figure 33. Typical output ripple (Co=2x47µF ceramic,  $V_{IN}$  = 12V,  $I_{o}$  =  $I_{o,max}$ , 20MHz BW ).



Figure 34. Transient Response to Dynamic Load Change from 50% to 100% at 12V<sub>in</sub>, C<sub>out</sub>=6x47uF+1x330uF, C<sub>Tune</sub>=1200pF, R<sub>Tune</sub>=300



Figure 35. Typical Start-up Using On/Off Voltage ( $I_o = I_{o,max}$ ).



Figure 36. Typical Start-up Using Input Voltage ( $V_{\text{IN}}$  = 12V,  $I_{\text{o}}$ =I  $_{\text{o,max}}$ ).



#### **Design Considerations**

#### **Input Filtering**

The 12A Analog Pico SlimLynx<sup>™</sup> Open Frame module should be connected to a low ac-impedance source. A highly inductive source can affect the stability of the module. An input capacitance must be placed directly adjacent to the input pin of the module, to minimize input ripple voltage and ensure module stability.

To minimize input voltage ripple, ceramic capacitors are recommended at the input of the module. Figure 37 shows the input ripple voltage for various output voltages at 12A of load current with 1x22  $\mu$ F or 2x22  $\mu$ F ceramic capacitors and an input of 12V.



Figure 37. Input ripple voltage for various output voltages with 1x22 μF or 2x22 μF ceramic capacitors at the input (12A load).
Input voltage is 12V (20MHz BW)

#### **Output Filtering**

These modules are designed for low output ripple voltage and will meet the maximum output ripple specification with 3x0.047  $\mu F$  ceramic and 2x47  $\mu F$  ceramic capacitors at the output of the module. However, additional output filtering may be required by the system designer for a number of reasons. First, there may be a need to further reduce the output ripple and noise of the module. Second, the dynamic response characteristics may need to be customized to a particular load step change.

To reduce the output ripple and improve the dynamic response to a step load change, additional capacitance at the output can be used. Low ESR polymer and ceramic capacitors are recommended to improve the dynamic response of the module. Figure 38 provides output ripple information,

measured with a scope with its Bandwidth limited to 20MHz for different external capacitance values at various Vo and a full load current of 12A. For stable operation of the module, limit the capacitance to less than the maximum output capacitance as specified in the electrical specification table. Optimal performance of the module can be achieved by using the Tunable  $\mathsf{Loop}^\mathsf{TM}$  feature described later in this data sheet.



Figure 38. Output ripple voltage for various output voltages with external 2x47  $\mu$ F, 4x47  $\mu$ F, 6x47  $\mu$ F or 8x47  $\mu$ F ceramic capacitors at the output (12A load). Input voltage is 12V.(20MHz BW)

#### Safety Considerations

For safety agency approval the power module must be installed in compliance with the spacing and separation requirements of the end-use safety agency standards, i.e., UL ANSI/UL 62368-1 and CAN/CSA C22.2 No. 62368-1 Recognized, DIN VDE 0868-1/A11:2017 (EN62368-1:2014/A11:2017)

For the converter output to be considered meeting the requirements of safety extra-low voltage (SELV) or ES1, the input must meet SELV/ES1 requirements. The power module has extra-low voltage (ELV) outputs when all inputs are ELV.

The input to these units is to be provided with a fast-acting fuse (e.g. ABC Bussmann) with a maximum rating of 20 A in the positive input lead.



#### **Analog Feature Descriptions**

#### Remote On/Off

The 12A Analog Pico SlimLynx<sup>™</sup> Open Frame power modules feature an On/Off pin for remote On/Off operation. With the Negative Logic On/Off, (no device code suffix, see Ordering Information), the module turns OFF during logic High and ON during logic Low. The On/Off signal should be always referenced to ground. Leaving the On/Off pin disconnected will turn the module ON when input voltage is present.

For negative logic On/Off modules, the circuit configuration is shown in Fig. 39. The On/Off pin should be pulled high with an external pull-up resistor. When transistor Q1 is in the OFF state, the On/Off pin is pulled high, transistor Q2 is turned ON. This pulls the internal ENABLE low and the module is OFF. To turn the module ON, Q1 is turned ON pulling the On/Off pin low, turning transistor Q2 OFF, which results in the PWM Enable pin going high.



Figure 39. Circuit configuration for using positive On/Off logic.

#### Monotonic Start-up and Shutdown

The module has monotonic start-up and shutdown behavior for any combination of rated input voltage, output current and operating temperature range.

#### Startup into Pre-biased Output

The module can start into a prebiased output as long as the prebias voltage is 0.5V less than the set output voltage.

#### **Analog Output Voltage Programming**

The output voltage of the module is programmable to any voltage from 0.6dc to  $5.5V_{dc}$  by connecting a resistor between the  $T_{rim}$  and SIG\_GND pins of the module. Certain restrictions apply on the output.

voltage set point depending on the input voltage. These are shown in the Output Voltage vs. Input Voltage Set Point Area plot in Fig. 40. The Upper Limit curve shows that for output voltages lower than IV, the input voltage must be lower than the maximum of 14.4V. The Lower Limit curve shows that for output voltages higher than 0.6V, the input voltage needs to be larger than the minimum of 3V.



Figure 40. Output Voltage vs. Input Voltage Set Point Area plot showing limits where the output voltage can be set for different input voltages.



Figure 41. Circuit configuration for programming output voltage using an external resistor.

**Caution** – Do not connect SIG\_GND to GND elsewhere in the layout

Without an external resistor between  $T_{\text{rim}}$  and SIG\_GND pins, the output of the module will be  $0.6V_{\text{dc}}$ . To calculate the value of the trim resistor,  $R_{\text{trim}}$  for a desired output voltage, should be as per the following equation:



#### **Analog Feature Descriptions (continued)**

**Analog Output Voltage Programming (continued)** 

$$R_{\text{trim}} = \left[ \frac{12}{(V_0 - 0.6)} \right] K\Omega$$

 $R_{trim}$  is the external resistor in  $k\Omega$ 

 $V_{\circ}$  is the desired output voltage.

Table 1 provides R<sub>trim</sub> values required for some common output voltages.

| V <sub>O</sub> , set (V) | $R_{trim}$ (K $\Omega$ ) |  |  |  |
|--------------------------|--------------------------|--|--|--|
| 0.6                      | Open                     |  |  |  |
| 0.9                      | 40                       |  |  |  |
| 1.0                      | 30                       |  |  |  |
| 1.2                      | 20                       |  |  |  |
| 1.5                      | 13.33                    |  |  |  |
| 1.8                      | 10                       |  |  |  |
| 2.5                      | 6.316                    |  |  |  |
| 3.3                      | 4.444                    |  |  |  |
| 5.0                      | 2.727                    |  |  |  |

Table 1

#### Remote Sense

The power module has a Remote Sense feature to minimize the effects of distribution losses by regulating the voltage between the sense pins (VS+ and VS-). The voltage drop between the sense pins and the  $V_{\text{OUT}}$  and GND pins of the module should not exceed 0.5V.

#### **Analog Voltage Margining**

Output voltage margining can be implemented in the module by connecting a resistor, R<sub>margin-up</sub>, from the Trim pin to the ground pin for margining-up the output voltage and by connecting a resistor, R<sub>margin-down</sub>, from the Trim pin to output pin for margining-down. Figure 42 shows the circuit configuration for output voltage margining. The POL Programming Tool, available at omnionpower.com under the Downloads section, also calculates the values of R<sub>margin-up</sub> and R<sub>margin-down</sub> for a specific output voltage and % margin. Please consult your local OmniOn Critical Power technical representative for additional details.



Figure 42. Circuit Configuration for margining Output voltage.

#### **Output Voltage Sequencing**

The power module includes a sequencing feature, EZ- SEQUENCE that enables users to implement various types of output voltage sequencing in their applications. This is accomplished via an additional sequencing pin. When not using the sequencing feature, leave it unconnected.

The voltage applied to the SEQ pin should be scaled down by the same ratio as used to scale the output voltage down to the reference voltage of the module. This is accomplished by an external resistive divider connected across the sequencing voltage before it is fed to the SEQ pin as shown in Fig. 43. In addition, a small capacitor (suggested value 100pF) should be connected across the lower resistor R1.

For all SlimLynx modules, the minimum recommended delay between the ON/OFF signal and the sequencing signal is 10ms to ensure that the module output is ramped up according to the sequencing signal. This ensures that the module soft-start routine is completed before the sequencing signal is allowed to ramp up.



Figure 43. Circuit showing connection of the sequencing signal to the SEQ pin.



#### **Analog Feature Descriptions** (continued)

#### **Output Voltage Sequencing (continued)**

When the scaled down sequencing voltage is applied to the SEQ pin, the output voltage tracks this voltage until the output reaches the set-point voltage. The final value of the sequencing voltage must be set higher than the set-point voltage of the module. The output voltage follows the sequencing voltage on a one-to-one basis. By connecting multiple modules together, multiple modules can track their output voltages to the voltage applied on the SEQ pin.

The module's output can track the SEQ pin signal with slopes of up to 0.5V/msec during power-up or power-down.

To initiate simultaneous shutdown of the modules, the SEQ pin voltage is lowered in a controlled manner. The output voltage of the modules tracks the voltages below their set-point voltages on a one-to-one basis. A valid input voltage must be maintained until the tracking and output voltages reach ground potential

#### **Overcurrent Protection**

To provide protection in a fault (output overload) condition, the unit is equipped with internal current-limiting circuitry and can endure current limiting continuously. At the point of current-limit inception, the unit enters hiccup mode. The unit operates normally once the output current is brought back into its specified range.

#### **Overtemperature Protection**

To provide protection in a fault condition, the unit is equipped with a thermal shutdown circuit. The unit will shut down if the overtemperature threshold of 150oC(typ) is exceeded at the thermal reference point Tref .Once the unit goes into thermal shutdown it will then wait to cool before attempting to restart.

#### Input Undervoltage Lockout

At input voltages below the input undervoltage lockout limit, the module operation is disabled. The module will begin to operate at an input voltage above the undervoltage lockout turn-on threshold.

#### Synchronization

The module switching frequency can be synchronized to a signal with an external frequency within a specified range. Synchronization can be

done by using the external signal applied to the SYNC pin of the module as shown in Fig. 44, with the converter being synchronized by the rising edge of the external signal. The Electrical Specifications table specifies the requirements of the external SYNC signal. If the SYNC pin is not used, the module should free run at the default switching frequency. If synchronization is not being used, connect the SYNC pin to GND.



Figure 44. External source connections to synchronize switching frequency of the module.

#### Tunable Loop™

The module has a feature that optimizes transient response of the module called Tunable Loop<sup>TM</sup>.

External capacitors are usually added to the output of the module for two reasons: to reduce output ripple and noise (see Figure 38) and to reduce output voltage deviations from the steady-state value in the presence of dynamic load current changes. Adding external capacitance however affects the voltage control loop of the module, typically causing the loop to slow down with sluggish response. Larger values of external capacitance could also cause the module to become unstable.

The Tunable  $\mathsf{Loop}^\mathsf{TM}$  allows the user to externally adjust the voltage control loop to match the filter network connected to the output of the module. The Tunable  $\mathsf{Loop}^\mathsf{TM}$  is implemented by connecting a series R-C between the VS+ and TRIM pins of the module, as shown in Fig. 45. This R-C allows the user to externally adjust the voltage loop feedback compensation of the module.



#### **Analog Feature Descriptions (continued)**

#### Tunable Loop™ (continued)



Figure. 45. Circuit diagram showing connection of R<sub>TUME</sub> and C<sub>TUNE</sub> to tune the control loop of the module.

Recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  for different output capacitor combinations are given in Table 2. Table 2 shows the recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  for different values of ceramic output capacitors up to 1000uF that might be needed for an application to meet output ripple and noise requirements. Selecting  $R_{TUNE}$  and  $C_{TUNE}$  according to Table 2 will ensure stable operation of the module.

In applications with tight output voltage limits in the presence of dynamic current loading, additional output capacitance will be required. Table 3 lists recommended values of R<sub>TUNE</sub> and C<sub>TUNE</sub> in order to meet 2% output voltage deviation limits for some common output voltages in the presence of a 6A to 12A step change (50% of full load), with an input voltage of 12V. Please contact your OmniOn Critical Power technical representative to obtain more details of this feature as well as for guidelines on how to select the right value of external R-C to tune the module for best transient performance and stable operation for other output capacitance values.

| C.                | 3x47µF | 4x47µF | 6x47µF | 10x47µF | 20x47μF |
|-------------------|--------|--------|--------|---------|---------|
| R <sub>TUNE</sub> | 300    | 300    | 300    | 300     | 300     |
| C <sub>TUNE</sub> | 680p   | 820p   | 1200p  | 2700pF  | 5600pF  |

Table 2. General recommended values of of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  for  $V_{\text{in}}$ =12V and various external ceramic capacitor combinations.

| V <sub>o</sub>    | 5V                | 3.3V                          | 2.5V                          | 1.8V                          | 1.2V                          | 0.6V                          |
|-------------------|-------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| С。                | 6x47uf<br>Ceramic | 4x47uF+<br>1x330uF<br>Polymer | 4x47uF+<br>1x330uF<br>Polymer | 4x47uF+<br>2x330uF<br>Polymer | 4x47uF+<br>3x330uF<br>Polymer | 3x47uF+<br>4x330uF<br>Polymer |
| R <sub>TUNE</sub> |                   | 300                           | 300                           | 300                           | 300                           | 300                           |
| C <sub>TUNE</sub> | 1200pF            | 1800pF                        | 2700pF                        | 8200pF                        | 10nF                          | 47nF                          |
| ΔV                | 89mV              | 62mV                          | 49mV                          | 33mV                          | 24mV                          | 11mV                          |

Table 3. Recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  to obtain transient deviation of 2% of  $V_{out}$  for a 6A step load with  $V_{in}$ =12V.

Note: The capacitors used in the Tunable Loop tables are 47  $\mu$ F/2 m $\Omega$  ESR ceramic and 330  $\mu$ F/9 m $\Omega$  ESR polymer capacitors.

#### **Power Good**

The module provides a Power Good (PGOOD) signal that is implemented with an open-drain output to indicate that the output voltage is within the regulation limits of the power module. The PGOOD signal will be de-asserted to a low state if any condition such as over temperature, overcurrent or loss of regulation occurs that would result in the output voltage going outside the specified thresholds.

The PGOOD terminal can be connected through a pullup resistor (suggested value 100K $\Omega$ ) to a source of 5V<sub>DC</sub> or lower.



#### **Thermal Considerations**

Power modules operate in a variety of thermal environments; however, sufficient cooling should always be provided to help ensure reliable operation.

Considerations include ambient temperature, airflow, module power dissipation, and the need for increased reliability. A reduction in the operating temperature of the module will result in an increase in reliability. The thermal data presented here is based on physical measurements taken in a wind tunnel. The test set-up is shown in Figure 46. The preferred airflow direction for the module is in Figure 47.



Figure 46. Thermal Test Setup.

The thermal reference points,  $T_{ref}$  used in the specifications are also shown in Figure 47. For reliable operation the temperatures at the Q3 should not exceed 120°C and the temperature at L1 core should not exceed 125°C. The output power of the module should not exceed the rated power of the module  $(V_{o,set} \times I_{o,max})$ .

Please refer to the Application Note "Thermal Characterization Process For Open-Frame Board Mounted Power Modules" for a detailed discussion of thermal aspects including maximum device temperatures.



Figure 47. Preferred airflow direction and location of hot-spot of the module  $(T_{\rm ref})$ .



### **Example Application Circuit**

#### Requirements:

 $V_{in}$ : 12V  $V_{out}$ : 1.8V

I<sub>out</sub>: 9A max., worst case load transient is from 6A to 9A DV<sub>out</sub>: 1.5% of V<sub>out</sub> (27mV) for worst case load transient

V<sub>in, ripple</sub> 1.5% of V<sub>in</sub> (180mV, p-p)



CII Decoupling cap - 1x0.047µF/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01)

Cl2 2x22µF/16V ceramic capacitor (e.g. Murata GRM32ER61C226KE20)

CI3 470µF/16V bulk electrolytic

CO1 Decoupling cap - 1x0.047µF/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01) + 1x0.047uF/16V 0402 size

ceramic capacitor

CO2 3x47µF/16V ceramic capacitor (e.g. Murata GRM32ER61C226KE20)

CO3 1x330µF/6V POSCAP

C<sub>Tune</sub> 3900pF ceramic capacitor (can be 1206, 0805 or 0603 size)

 $R_{Tune}$  300  $\Omega$ SMT resistor (can be 1206, 0805 or 0603 size)

R<sub>Trim</sub> 10kµ SMT resistor (can be 1206, 0805 or 0603 size, recommended tolerance of 0.1%)

Note: The DATA, CLK and SMBALRT pins do not have any pull-up resistors inside the module. Typically, the SMBus master controller will have the pull-up resistors as well as provide the driving source for these signals.



#### **Mechanical Outline**

Dimensions are in millimeters and (inches).

Tolerances: x.x mm ±0.5 mm (x.xx in. ± 0.02 in.) [unless otherwise indicated]

 $x.xx mm \pm 0.25 mm (x.xxx in \pm 0.010 in.)$ 







DETAIL A SCALE 20.000



**BOTTOM VIEW** 

| PIN | FUNCTION         | PIN | FUNCTION          |
|-----|------------------|-----|-------------------|
| 1   | ON/OFF           | 10  | PGOOD             |
| 2   | $V_{IN}$         | 11  | SYNC <sup>2</sup> |
| 3   | 3 GND            |     | VS-               |
| 4   | V <sub>OUT</sub> | 13  | SIG_GND           |
| 5   | VS+ (SENSE)      | 14  | NC                |
| 6   | TRIM             | 15  | NC                |
| 7   | 7 GND            |     | NC                |
| 8   | 8 NC             |     | NC                |
| 9   | 9 SEQ            |     |                   |

<sup>&</sup>lt;sup>2</sup> If unused, connect Ground



# **Recommended Pad Layout**

Dimensions are in millimeters and (inches).

Tolerances: x.x mm ±0.5 mm (x.xx in. ± 0.02 in.) [unless otherwise indicated]

 $x.xx mm \pm 0.25 mm (x.xxx in \pm 0.010 in.)$ 



| PIN | FUNCTION        | PIN | FUNCTION          |
|-----|-----------------|-----|-------------------|
| 1   | ON/OFF          | 10  | PGOOD             |
| 2   | V <sub>IN</sub> | 11  | SYNC <sup>2</sup> |
| 3   | GND             | 12  | VS-               |
| 4   | $V_{OUT}$       | 13  | SIG_GND           |
| 5   | VS+ (SENSE)     | 14  | NC                |
| 6   | TRIM            | 15  | NC                |
| 7   | GND             | 16  | NC                |
| 8   | NC              | 17  | NC                |
| 9   | SEQ             |     |                   |

<sup>&</sup>lt;sup>2</sup>If unused, connect to Ground.



# **Packaging Details**

The 12V Analog Pico SlimLynx™ 12A Open Frame modules are supplied in tape & reel as standard. Modules are shipped in quantities of 500 modules per reel.

All Dimensions are in millimeters and (in inches).



#### **Reel Dimensions:**

Outside Dimensions: 254 mm (13.00)
Inside Dimensions: 177.8 mm (7.00")
Tape Width: 24.00 mm (0.945")



#### **Surface Mount Information**

#### Pick and Place

The 12A Analog Pico SlimLynx<sup>™</sup> Open Frame modules use an open frame construction and are designed for a fully automated assembly process. The modules are fitted with a label designed to provide a large surface area for pick and place operations. The label meets all the requirements for surface mount processing, as well as safety standards, and is able to withstand reflow temperatures of up to 300°C. The label also carries product information such as product code, serial number and the location of manufacture.

#### **Nozzle Recommendations**

The module weight has been kept to a minimum by using open frame construction. Variables such as nozzle size, tip style, vacuum pressure and placement speed should be considered to optimize this process. The minimum recommended inside nozzle diameter for reliable operation is 3mm. The maximum nozzle outer diameter, which will safely fit within the allowable component spacing, is 7 mm.

#### Lead Free Soldering

The modules are lead-free (Pb-free) and RoHS compliant and fully compatible in a Pb-free soldering process. Failure to observe the instructions below may result in the failure of or cause damage to the modules and can adversely affect long-term reliability.

#### **Pb-free Reflow Profile**

Power Systems will comply with J-STD-020 Rev. D (Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices) for both Pb-free solder profiles and MSL classification procedures. This standard provides a recommended forced-air-convection reflow profile based on the volume and thickness of the package (table 4-2). The suggested Pb-free solder paste is Sn/Ag/Cu (SAC). The recommended linear reflow profile using Sn/Ag/Cu solder is shown in Fig. 48. Soldering outside of the recommended profile requires testing to verify results and performance.

#### **MSL Rating**

The 12A Analog Pico SlimLynx<sup>TM</sup> Open Frame modules have a MSL rating of 2a.

#### Storage and Handling

The recommended storage environment and handling procedures for moisture-sensitive surface mount packages is detailed in J-STD-033 Rev. A (Handling, Packing, Shipping and Use of Moisture/ Reflow Sensitive Surface Mount Devices). Moisture barrier bags (MBB) with desiccant are required for MSL ratings of 2 or greater. These sealed packages should not be broken until time of use. Once the original package is broken, the floor life of the product at conditions of  $\leq 30^{\circ}$ C and 60% relative humidity varies according to the MSL rating (see J- STD-033A). The shelf life for dry packed SMT packages will be a minimum of 12 months from the bag seal date, when stored at the following conditions:  $< 40^{\circ}$ C, < 90% relative humidity.



Figure 48. Recommended linear reflow profile using Sn/Ag/Cu solder.

#### **Post Solder Cleaning and Drying Considerations**

Post solder cleaning is usually the final circuit-board assembly process prior to electrical board testing. The result of inadequate cleaning and drying can affect both the reliability of a power module and the testability of the finished circuit-board assembly. For guidance on appropriate soldering, cleaning and drying procedures, refer to Board Mounted Power Modules: Soldering and Cleaning Application Note (ANO4-001).



# **Ordering Information**

Please contact your OmniOn Sales Representative for pricing, availability and optional features.

| Device Code     | Input Voltage<br>Range  | Output Voltage Output On/Off Current Logic |     | Sequencing | Ordering Code |           |
|-----------------|-------------------------|--------------------------------------------|-----|------------|---------------|-----------|
| PNVT012A0X3-SRZ | 3 – 14.4V <sub>dc</sub> | 0.6 – 5.5V <sub>dc</sub>                   | 12A | Negative   | Yes           | 150038561 |

**Table 4. Device Codes** 

<sup>-</sup>Z refers to RoHS compliant parts

| Package<br>Identifier | Family                              | Sequencing<br>Option | Output<br>current | Output<br>voltage              | On/Off<br>logic        | Remote<br>Sense | Options                                    | RoHS<br>Compliance |
|-----------------------|-------------------------------------|----------------------|-------------------|--------------------------------|------------------------|-----------------|--------------------------------------------|--------------------|
| Р                     | NV                                  | T                    | 012A0             | X                              |                        | 3               | -SR                                        | Ž                  |
| I UEPICO              | NV=SlimLynx<br>Analog Open<br>Frame | Seddelice            | 12A               | X =<br>programmabl<br>e output | No entry =<br>negative |                 | S = Surface<br>Mount<br>R = Tape &<br>Reel | Z = RoHS6          |

Table 5 . Coding Scheme

#### **Contact Us**

For more information, call us at

- +1-877-546-3243 (US)
- +1-972-244-9288 (Int'l)



# **Change History (excludes grammar & clarifications)**

| Revision | Date       | Description of the change      |
|----------|------------|--------------------------------|
| 7.3      | 15/11/2021 | Updated as per template        |
| 7.4      | 12/13/2023 | Updated as per OmniOn template |



#### **OmniOn Power Inc.**

601 Shiloh Rd. Plano, TX USA

#### omnionpower.com

We reserve the right to make technical changes or modify the contents of this document without prior notice. OmniOn Power does not accept any responsibility for errors or lack of information in this document and makes no warranty with respect to and assumes no liability as a result of any use of information in this document.

We reserve all rights in this document and in the subject matter and illustrations contained therein. Any reproduction, disclosure to third parties or utilization of its contents – in whole or in parts – is forbidden without prior written consent of OmniOn Power. This document does not convey license to any patent or any intellectual property right. Copyright© 2023 OmniOn Power Inc. All rights reserved.