

## **CAR3012TE** series front-end

Input: 90V<sub>ac</sub> to 264V<sub>ac</sub>; Output: 12V<sub>dc</sub> @ 3000W; 3.3 or 5V<sub>dc</sub> @ 4A Standby



## **Applications**

- 12V<sub>dc</sub> distributed power architectures
- Routers/ VoIP/Soft and other Telecom Switches
- Mid to high-end Servers, ATE Equipment

#### **Features**

- Efficiency: meets 80plus "Titanium" criteria
- Universal input with PFC
- Constant power characteristic
- 2 front panel LEDs: 1-input;2-[PG, fault, warning]
- ON/OFF control of the 12V<sub>dc</sub> output
- Remote sense on the 12V<sub>dc</sub> output
- No minimum load requirements
- Active load sharing (single wire)
- Hot Plug-ability
- Standby orderable either as  $3.3V_{dc}$  or  $5V_{dc}$  @ 4A
- Auto recoverable OC & OT protection
- Operating temperature: -10 60°C (de-rated above 50)

## **Description**

The CAR3012TE Front-End provides highly efficient isolated power from worldwide input mains in a compact 1U industry standard form factor. This power supply is ideal for applications where mid to light load efficiency is of key importance in order to reduce system power consumption during 'typical' operational conditions.

The high-density, front-to-back, or reversed, airflow is designed for minimal space utilization and is highly expandable for future growth. Dual/redundant, industry standard, PMBus<sup>™</sup> compliant I<sup>2</sup>C communications busses offer a full range of control and monitoring capabilities with sequential control from two independent sources.

- Digital status & control: dual/redundant PMBus™ seri bus
- UL and cUL approved to UL/CSA<sup>†</sup>62368-1, TUV (EN62368-1), CE<sup>§</sup> Mark
- Meets FCC part 15, EN55032 Class A standards
- Meets EN61000 immunity and transient standards
- Shock & vibration: Meets IPC 9592 Class II standards
- Front to back or reversed airflow w/air speed control
- Compliant to RoHS Directive 2011/65/EU and amended Directive (EU) 2015/863
- Compliant to REACH Directive (EC) No 1907/2006

## **Technical Specifications**



## **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. Functional operation is not implied in excess of the operations section. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability.

| Parameter                                                   | Symbol          | Min |      |                 |
|-------------------------------------------------------------|-----------------|-----|------|-----------------|
| Input Voltage: Continuous                                   | V <sub>IN</sub> | 0   | 264  | V <sub>AC</sub> |
| Operating Ambient Temperature                               | T <sub>A</sub>  | -10 | 70¹  | °C              |
| Storage Temperature                                         | $T_{stg}$       | -40 | 85   | °C              |
| I/O Isolation voltage to Frame (100% factory Hi-Pot tested) |                 |     | 2121 | $V_{DC}$        |

## **Electrical Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, load, and temperature conditions.

#### **INPUT**

| Parameter                                                                                                                                               | Symbol          | Min                           | Тур     | Max          | Unit              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|---------|--------------|-------------------|
| Operational Range                                                                                                                                       | $V_{IN}$        | 85                            | 115/230 | 264          | $V_{AC}$          |
| Frequency Range (ETSI 300-132-1 recommendation)                                                                                                         | F <sub>IN</sub> | 47                            | 50/60   | 63           | Hz                |
| Main Output Turn OFF                                                                                                                                    |                 | 70                            |         | 80           |                   |
| Main Outptut Turn ON                                                                                                                                    | $V_{IN}$        | 75                            |         | 85           | \/                |
| Hysteresis between turn OFF and turn ON                                                                                                                 |                 | 5                             |         |              | V <sub>AC</sub>   |
| Maximum Input Current ( $V_0$ = $V_{O, set}$ , $I_0$ = $I_{O, max}$ ) $V_{IN}$ = 100 $V_{AC}$ $V_{IN}$ = 208 $V_{AC}$                                   | I <sub>IN</sub> |                               |         | 16.3<br>15.9 | A <sub>AC</sub>   |
| Cold Start Inrush Current (Excluding x-caps, 25°C, <10ms, per ETSI 300-132)                                                                             | I <sub>IN</sub> |                               |         | 40           | A <sub>PEAK</sub> |
| Efficiency <sup>2</sup> (T <sub>amb</sub> =25°C, V <sub>O</sub> = 12V) V <sub>IN</sub>                                                                  |                 | 115V/230V/230V <sub>80+</sub> |         |              |                   |
| 100% load                                                                                                                                               |                 | 92/93/91                      |         |              |                   |
| 50% load                                                                                                                                                | η               | 92.5/94/96                    |         |              | %                 |
| 20% load                                                                                                                                                |                 | 87/93/94                      |         |              |                   |
| 10% load                                                                                                                                                |                 | 75/88/90                      |         |              |                   |
| Power Factor (V <sub>IN</sub> =115/230V <sub>AC</sub> ), I <sub>O</sub> = 50% I <sub>O, max</sub>                                                       | PF              |                               | 0.98    |              |                   |
| I <sub>O</sub> = I <sub>O, max</sub>                                                                                                                    | PF              |                               | 0.99    |              |                   |
| Holdup time (V <sub>out</sub> ≥ 10.8V <sub>DC</sub> , T <sub>amb</sub> 25°C, I <sub>O</sub> =I <sub>O, max</sub> ) V <sub>in</sub> = 230V <sub>AC</sub> | Т               | 10                            | 12      |              |                   |
| V <sub>IN</sub> = 100V <sub>AC</sub>                                                                                                                    | I               | 10                            | 20      |              | ms                |
| Early warning prior to output falling below regulation <sup>3</sup>                                                                                     |                 | 2                             |         |              | 1113              |
| Ride through                                                                                                                                            | Т               |                               | 10      |              |                   |
| Leakage Current (V <sub>IN</sub> = 250V <sub>AC</sub> , F <sub>IN</sub> = 60Hz)                                                                         | I <sub>IN</sub> |                               |         | 3            | mA <sub>RMS</sub> |
| Isolation Input/Output                                                                                                                                  |                 | 3000                          |         |              | $V_{AC}$          |
| Input/Frame                                                                                                                                             |                 | 2121                          |         |              | $V_{DC}$          |
| Output/Frame                                                                                                                                            |                 | 100                           |         |              | $V_{DC}$          |

#### 12Vdc MAIN OUTPUT

| Parameter                                       | Symbol | Min  | Тур   | Max       | Unit     |
|-------------------------------------------------|--------|------|-------|-----------|----------|
| Output Power 180 – 264 / 90-132 V <sub>ac</sub> | W      | 0    | -     | 3000/1400 | W        |
| V <sub>AC</sub> ≤ 90V <sub>AC</sub>             | VV     | 0    | ı     | 1200      | W        |
| Factory Set default set point                   | \/     | 11.9 | 12.00 | 12.1      | $V_{DC}$ |
| Overall regulation (load, temperature)          | Vo     | -2   |       | +2        | %        |

<sup>&</sup>lt;sup>1</sup> Power derated above 50°C, see environmental section

<sup>&</sup>lt;sup>2</sup> 80+ Titanium standard test method: 25°C, Standby @ NL, fan powered externally. Standard test method: 25°C, Standby @ FL, fan powered internally

 $<sup>^{3}</sup>$  Measured by the PG# signal going LO prior to the output decaying below 10.8V $_{\rm dc}$ 



## **Electrical Specifications** (continued)

## 12Vdc MAIN OUTPUT (continued)

| Parameter <sup>4</sup>                                                            | Symbol | Min  | Тур  | Max    | Unit            |
|-----------------------------------------------------------------------------------|--------|------|------|--------|-----------------|
| Ripple and noise                                                                  |        |      |      | 120    | $mV_{p-p}$      |
| Turn-ON overshoot                                                                 |        |      |      | +5     | %               |
| Turn-ON delay                                                                     | Т      |      |      | 3      | sec             |
| ON/OFF delay time                                                                 |        |      | 100  |        | ms              |
| Turn-ON rise time (10 – 90% of V <sub>out</sub> )                                 |        |      |      | 50     | ms              |
| External capacitance capability                                                   |        |      |      | 10,000 | μF              |
| Transient response 50% step [10%-60%, 50% - 100%] (dl/dt – 1A/µs, recovery 300µs) |        | -5   |      | +5     | %Vo             |
| Programmable range (hardware & software)                                          | Vo     | 10.8 |      | 13.2   | V <sub>DC</sub> |
| Overvoltage protection, latched V <sub>o</sub> ≤ 12.6V                            |        | 13.3 | 13.9 | 14.5   | \/              |
| (recover cycling 12V output OFF/ON) $V_0 > 12.6V$                                 |        | 13.8 | 14.8 | 15.8   | $V_{DC}$        |
| Output current 180 ≥ V <sub>IN</sub> ≥ 264                                        |        | 0    |      | 250    | _               |
| 90 ≥ V <sub>IN</sub> ≥ 132                                                        | lo     | U    |      | 117    | A <sub>DC</sub> |
| Current limit, Hiccup (programmable level)                                        | ] '0   | 105  |      | 130    | % of FL         |
| Active current share                                                              |        | -5   |      | +5     | % of FL         |

#### STANDBY OUTPUT

| Parameter                                     | Symbol | Min | Тур       | Max | Unit            |
|-----------------------------------------------|--------|-----|-----------|-----|-----------------|
| Set point                                     | Vo     |     | 3.3 / 5.0 |     | $V_{DC}$        |
| Overall regulation (load, temperature, aging) | Vo     | -5  |           | +5  | %               |
| Ripple and noise                              |        |     |           | 50  | $mV_{P-P}$      |
| Output current                                | lo     | 0   |           | 4   | A <sub>DC</sub> |
| Overload protection -                         |        | 110 |           | 150 | % of FL         |
| Isolation Output/Frame                        |        | 100 |           |     | $V_{DC}$        |

## **General Specifications**

| Parameter              | Min | Тур                | Max | Units | Notes                                                                                            |
|------------------------|-----|--------------------|-----|-------|--------------------------------------------------------------------------------------------------|
| Reliability, 25°C 50°C |     | 320,000<br>100,000 |     | Hrs   | Full load, ; MTBF per SR232 Reliability protection for electronic equipment, method I, case III, |
| Service Life           |     | 10                 |     | Yrs   | Full load, excluding fans                                                                        |
| Weight                 |     |                    |     |       |                                                                                                  |

## **Feature Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, resistive load, and temperature conditions. See Control and Status for additional information.  $V_{DD} = 3.3V_{DC}$ 

| Parameter                                                                | Symbol                             | Min                | Тур    | Max      | Unit                  |
|--------------------------------------------------------------------------|------------------------------------|--------------------|--------|----------|-----------------------|
| ON/OFF (An internal pull-up resistor is provided) Logic High (Module ON) | I <sub>IH</sub>                    | 0.7V <sub>DD</sub> | _<br>_ | 20<br>12 | μA<br>V <sub>DC</sub> |
| Logic Low (Module OFF)                                                   | I <sub>IL</sub><br>V <sub>IL</sub> | <u> </u>           |        | 4<br>0.8 | mA<br>V <sub>DC</sub> |

<sup>&</sup>lt;sup>4</sup> Ripple and transient response measured across 5 x 22µf and 1 x 0.1µf ceramic capacitors in parallel. 20MHz bandwidth.



## Feature Specifications (continued)

| Parameter                                                                                                                                   | Symbol             | Min         | Тур | Max      | Unit             |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-----|----------|------------------|
| Output Voltage programming (V <sub>prog</sub> )                                                                                             |                    |             |     |          |                  |
| Equation: Vout = 10.8 + (Vprog * 0.96)                                                                                                      |                    |             |     |          |                  |
| Vprog range                                                                                                                                 | $V_{prog}$         | 0           |     | 2.5      | $V_{DC}$         |
| Programmed output voltage range                                                                                                             | Vo                 | 10.8        |     | 13.2     | $V_{DC}$         |
| Voltage adjustment resolution                                                                                                               | Vo                 | _           | 10  |          | $mV_{DC}$        |
| Output configured to 13.2V <sub>dc</sub>                                                                                                    | V <sub>prog</sub>  | 2.5         |     | 3.0      | $V_{DC}$         |
| Output configured to the 12V <sub>dc</sub> set-point                                                                                        | $V_{prog}$         | 3.0         | _   | _        | $V_{DC}$         |
| <b>Interlock</b> [short pin controlling presence of the 12V <sub>DC</sub> output]                                                           |                    |             |     |          |                  |
| (pulled up internally to $V_{DD}$ by a 10kΩ resistor)                                                                                       |                    |             |     |          |                  |
| 12V output OFF                                                                                                                              | Vı                 | 2.42        | _   | 3.46     | $V_{DC}$         |
| 12V output ON                                                                                                                               | Vı                 | 0           | _   | 0.4      | $V_{DC}$         |
| <b>PG#</b> (pulled up internally to V <sub>DD</sub> by a 10kΩ resistor) Logic                                                               |                    |             |     |          |                  |
| High (Output voltage is present; V <sub>OUT</sub> ≥ 10.7V <sub>dc</sub> )                                                                   | I <sub>OH</sub>    |             | _   | 20       | μA               |
|                                                                                                                                             | V <sub>OH</sub>    | 2.42        | _   | 3.46     | V <sub>DC</sub>  |
| Logic Low (Output voltage is not present; V <sub>OUT</sub> ≤ 10.2V <sub>DC</sub> )                                                          | I <sub>OL</sub>    | _           | _   | 4        | mA               |
|                                                                                                                                             | V <sub>OL</sub>    | 0           | _   | 0.4      | $V_{DC}$         |
| <b>OTW#</b> (pulled up internally to $V_{DD}$ by a $10k\Omega$ resistor)                                                                    |                    |             |     |          |                  |
| Logic High (temperature within normal range)                                                                                                | I <sub>OH</sub>    |             | _   | 20       | μΑ               |
|                                                                                                                                             | V <sub>OH</sub>    | 2.42        | _   | 3.46     | $V_{DC}$         |
| Logic Low (temperature is too high)                                                                                                         | I <sub>OL</sub>    | _           | _   | 4        | mA               |
|                                                                                                                                             | V <sub>OL</sub>    | 0           | _   | 0.4      | $V_{DC}$         |
| Delayed shutdown after Logic Low transition                                                                                                 | T <sub>delay</sub> | 10          |     |          | sec              |
| Fault# (pulled up internally to $V_{DD}$ by a 10kΩ resistor)                                                                                |                    |             |     |          |                  |
| Logic High (No fault is present)                                                                                                            | I <sub>OH</sub>    |             | _   | 20       | μΑ               |
|                                                                                                                                             | V <sub>OH</sub>    | 2.42        | _   | 3.46     | V <sub>DC</sub>  |
| Logic Low (Fault is present)                                                                                                                | I <sub>OL</sub>    | _           | _   | 4        | mA               |
|                                                                                                                                             | Vol                | 0           | _   | 0.4      | V <sub>DC</sub>  |
| PS Present [internally connected to Logic_GRD] (Needs to be pulled HI via an external resistor) Logic High (Power supply is not plugged in) |                    |             |     |          |                  |
| Logic Low (Power supply is present)                                                                                                         | V <sub>IL</sub>    | 0           | —   | 0.1      | $V_{DC}$         |
| <b>8V_INT</b> (no components should be connected to this pin)                                                                               |                    |             |     |          |                  |
| <b>SCL, SDA</b> (internally pulled up to 3.3V by a $51k\Omega$ resistor)                                                                    |                    |             |     |          |                  |
| Logic High                                                                                                                                  | $V_{IH}$           | $0.7V_{DD}$ |     | $V_{DD}$ | $V_{DC}$         |
| Logic Low                                                                                                                                   | V <sub>OL</sub>    | 0           |     | 0.4      | - 50             |
| Bias supply voltage                                                                                                                         | $V_{DD}$           |             | 3.3 |          |                  |
| SMBAlert# (no internal pull up provided, ref: Logic_GRD)                                                                                    |                    |             |     |          |                  |
| Voltage tolerance on signal pin                                                                                                             | V <sub>IN</sub> I  |             |     | 5        | V <sub>DC</sub>  |
| Sink current capability                                                                                                                     | V <sub>OL</sub>    |             |     | 5        | mA <sub>DC</sub> |
| Logic Low                                                                                                                                   |                    |             |     | 0.4      | $V_{DC}$         |



## **Digital Interface Specifications**

| Parameter                                                | Conditions       | Symbol    | Min                | Тур | Max       | Unit            |
|----------------------------------------------------------|------------------|-----------|--------------------|-----|-----------|-----------------|
| PMBus Signal Interface Characteristics <sup>8</sup>      |                  |           |                    |     |           |                 |
| Input Logic High Voltage (CLK, DATA)                     |                  | VIH       | 0.7V <sub>DD</sub> |     | 3.6       | V               |
| Input Logic Low Voltage (CLK, DATA)                      |                  | VIL       | 0                  |     | 0.8       | V               |
| Input high sourced current (CLK, DATA)                   |                  | IIH       | 0                  |     | 10        | μA              |
| Output Low sink Voltage (CLK, DATA, ALERT#)              | IO=5mA           | VOL       |                    |     | 0.4       | V               |
| Output Low sink current (CLK, DATA, ALERT#)              |                  | IOL       |                    |     | 5         | mA              |
| Output High open drain leakage current (CLK,DATA,ALERT#) | VO=3.6V          | ЮН        | 0                  |     | 10        | μA              |
| PMBus Operating frequency range                          | Slave Mode       | FPMB      | 10                 |     | 400       | kHz             |
| Measurement System Characteristics                       |                  |           |                    |     |           |                 |
| Clock stretching                                         |                  | tSTRETCH  |                    |     | 25        | ms              |
| IOUT measurement range                                   | Linear           | IRNG      | 0                  |     | 242       | А               |
| IOUT measurement accuracy 25°C                           |                  | IOUT      | -2.5               |     | +2.5      | % of FL         |
| VOUT measurement range                                   | Linear           | VOUT(rng) | 0                  |     | 14        | V               |
| VOUT measurement accuracy                                |                  | VOUT(acc) | -1                 |     | +1        | %               |
| Temp measurement range                                   | Linear           | Temp(rng) | 0                  |     | 125       | °C              |
| Temp measurement accuracy <sup>6</sup>                   |                  | Temp(acc) | -3                 |     | +3        | °C              |
| IIN measurement range                                    | Linear           | IIN(rng)  | 0                  |     | 18        | A <sub>AC</sub> |
| IIN measurement accuracy - standard measurement @ 25°C   |                  | lin(acc)  | -4                 |     | +4        | % of FL         |
| VIN measurement range                                    | Linear           | VIN(rng)  | 0                  |     | 320       | $V_{AC}$        |
| VIN measurement accuracy                                 |                  | VIN(acc)  | -2                 |     | +2        | %               |
| PIN measurement range                                    | Linear           | PN(rng)   | 0                  |     | 3000      | W               |
| PIN measurement accuracy – standard measurement @ 25°C   | > 350W<br>< 350W | Pin(acc)  | -5<br>-50          |     | +5        | %<br>W          |
| Fan Speed measurement range                              | Linear           |           | -50                |     | 50<br>30k | RPM             |
| Fan Speed measurement accuracy                           | Linear           |           | -10                |     | 10        | %               |
| Fan speed control range                                  | Linear           |           | 0                  |     | 100       | %               |

 $<sup>^{5}</sup>$  Clock, Data, and Alert need to be pulled up to  $V_{\text{\tiny DD}}$  externally.

 $<sup>^{\</sup>rm 6}$  Temperature accuracy reduces non-linearly with decreasing temperature



## **Environmental Specifications**

| Parameter                                                                                                                                                        | Min              | Тур      | Max            | Units                                   | Notes                                        |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|----------------|-----------------------------------------|----------------------------------------------|--|--|--|
| Ambient Temperature Normal airflow Reverse airflow V <sub>in</sub> > 180V <sub>ac</sub> Reverse airflow V <sub>in</sub> > 90V <sub>ac</sub>                      | -10 <sup>7</sup> |          | 50<br>35<br>47 | °C                                      |                                              |  |  |  |
| Storage Temperature                                                                                                                                              | -40              |          | 85             | °C                                      |                                              |  |  |  |
| Operating Altitude                                                                                                                                               |                  |          | 2250/7382      | m/ft                                    |                                              |  |  |  |
| Non-operating Altitude                                                                                                                                           |                  |          | 8200/26900     | m/ft                                    |                                              |  |  |  |
| Power Derating with Temperature<br>Normal airflow<br>Reverse airflow V <sub>in</sub> > 180V <sub>ac</sub><br>Reverse airflow V <sub>in</sub> > 90V <sub>ac</sub> |                  |          | 4<br>2.5<br>4  | %/°C                                    | 50°C to 60°C<br>35°C to 50°C<br>47°C to 50°C |  |  |  |
| Power Derating with Altitude                                                                                                                                     |                  |          | 2.0            | °C/301 m<br>°C/1000 ft                  | Above 1524 m/5000 ft                         |  |  |  |
| Acoustic noise                                                                                                                                                   |                  | 55<br>45 |                | dbA                                     | Full load<br>Half load                       |  |  |  |
| Over Temperature Protection                                                                                                                                      |                  | 78/70    |                | °C                                      | Shutdown / restart                           |  |  |  |
| Humidity Operating Storage                                                                                                                                       | 5<br>5           |          | 95<br>95       | %                                       | Relative humidity, non-<br>condensing        |  |  |  |
| Shock and Vibration                                                                                                                                              |                  | Me       | et IPC 9592 CI | C 9592 Class II, Section 5 requirements |                                              |  |  |  |

## **EMC Compliance**

| Parameter               | Function                     | Standard             | Level | Criteria | Test                             |
|-------------------------|------------------------------|----------------------|-------|----------|----------------------------------|
|                         | Conducted                    | EN55032, FCC part 15 | ٨     |          | 0.15 – 30MHz                     |
| AC input                | emissions                    | EN61000-3-2          | А     |          | 0 – 2 KHz                        |
| , , , , , , , , , , , , | Radiated EN55032 emissions** |                      | А     |          | 30 – 10000MHz                    |
|                         |                              |                      |       | Α        | -30%, 10ms                       |
|                         | Voltage dips                 | EN61000-4-11         |       | В        | -60%, 100ms                      |
| AC input                |                              |                      |       | В        | -100%, 5sec                      |
| immunity                | Voltage surge                | EN61000-4-5          |       | Α        | 4kV, 1.2/50µs, common mode       |
|                         | Voltage surge EN01000-4-3    |                      |       | Α        | 2kV, 1.2/50µs, differential mode |
|                         | Fast transients              | EN61000-4-4          |       | Α        | 5/50ns, 2kV (common mode)        |
| F. alaan                | Conducted RF fields          | EN61000-4-6          | А     |          | 130dBµV, 0.15-80MHz, 80% AM      |
| Enclosure               | Radiated RF fields           | EN61000-4-3          | Α     |          | 10V/m, 80-1000MHz, 80% AM        |
| immunity                | Radiated RF fields           | ENV 50140            | Α     |          |                                  |
|                         | ESD                          | EN61000-4-2          | В     |          | 4kV contact, 8kV air             |

<sup>\*\*</sup> Radiated emissions compliance is contingent upon the final system configuration.

## <u>Criteria</u> <u>Performance</u>

- A No performance degradation
- B Temporary loss of function or degradation not requiring manual intervention
- C Temporary loss of function or degradation that may require manual intervention D
- D Loss of function with possible permanent damage

<sup>7</sup> Designed to start at an ambient down to -40°C; meet spec after 🗓 30 min warm up period, may not meet operational limits below -10°C.



## **Timing Diagrams**

## Response to input fluctuation



- $\Pi$  ride through time typically 0.5 cycles (10ms)  $V_{out}$  remains within regulation. Actual performance depends on output load
- T2 hold up time 12ms @ 230 $V_{ac}$ . 20ms@ 100 $V_{ac}$ ,  $V_{out}$  stays above 10.8 $V_{dc}$  under all loading conditions
- T3- delay time > 2ms from the time AC returns within regulation to when the out starts rising
- T4 rise time \_ 50ms max. to within regulation
- T5 power good (PG#) 2ms minimum warning indicated by the PG# signal going LO before  $V_{out}$  falls below  $10.8V_{dc}$

AC OK LED: Blinking when AC input falls below approx. 75Vac as long as bias power is available

T6 > T4 - The PG# signal de - asserts after the output is within regulation



#### **Control and Status**

Control hierarchy: Some features, such as output voltage, can be controlled both through hardware and firmware. For example, the output voltage is controlled both by a signal pin (Vprog) and firmware (Vout\_command; 0x21).

Using output voltage as an example, the Vprog signal pin voltage level sets the output voltage if its value is <  $3V_{DC}$ . (see the Vprog section). When the programming signal Vprog is either a no connect or >  $3V_{DC}$ , the output voltage is set at the default value of  $54V_{DC}$ .

The signal pin controls the feature it is configuring until a firmware command is executed. However, once the firmware command has been executed, the signal pin is ignored. In the above example, the rectifier will no longer 'listen' to the Vprog pin if the Vout\_command has been executed.

In summary, signals such as Vprog are utilized for setting the initial default value and for varying the value until firmware based control takes over. Once firmware control is executed, hardware based control is relinquished so the processor can clearly decide who has control.

**Analog controls**: Details of analog controls are provided in this data sheet under Feature Specifications.

**Common ground**: All signals and outputs are referenced to Output return (power) including the Logic\_GRD (signal).

## **Control Signals**

**Protocol**: This signal pin defines the communications mode setting of the power supply. Two different states can be configured. State #1 is the  $I^2C$  application in which case the protocol pin should be left a noconnect. State #2 is the RS485 mode application in which case a resistor value between  $1k\Omega$  and  $5k\Omega$  should be present between this pin and  $V_{out}$  ( - ).

Device address in I<sup>2</sup>C mode: Address bits A3, A2, A1, A0 set the specific address of the  $\mu P$  in the power supply. With these four bits, up to sixteen (16) power supplies can be independently addressed on a single I<sup>2</sup>C bus. These four bits are configured by two signal pins, Unit\_ID and Rack\_ID. The least significant bit x (LSB) of the address byte is set to either **write [0]** or **read [1].** A **write** command instructs the power supply. A read command accesses information from the power supply.

| Device    | Address  | Address Bit<br>Assignments (Most to<br>Least Significant) |    |   |    |    |    |    |     |
|-----------|----------|-----------------------------------------------------------|----|---|----|----|----|----|-----|
|           |          | 7                                                         | 6  | 5 | 4  | 3  | 2  | 1  | 0   |
| MCU       | Cx or Dx | 1                                                         | 1  | 0 | А3 | A2 | A1 | A0 | R/W |
| Broadcast | 00       | 0                                                         | 0  | 0 | 0  | 0  | 0  | 0  | 0   |
|           |          | M                                                         | SB |   |    |    |    |    | LSB |

**Unit\_ID**: Up to 10 different units are selectable

|                                                                                                                                                          |    | Inside pow         | er supply |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------|-----------|--|
| A voltage divider<br>between 3.3V and<br>Logic_GRD configures                                                                                            |    |                    | 3.3Vdc    |  |
| Unit_ID.Internally a $10k\Omega$ resistor is pulled up to $3.3V_{DC}$ . A pull down resistor Rs needs to be connected between pin Unit_ID and Logic_GRD. | Rs | Unit_ID  Logic_GRD |           |  |

| Unit_ID | <b>Voltage level</b> | RS (± 0.1%) |
|---------|----------------------|-------------|
| Invalid | 3.30                 |             |
| 1       | 3.00                 | 100k        |
| 2       | 2.67                 | 45.3k       |
| 3       | 2.34                 | 24.9k       |
| 4       | 2.01                 | 15.4k       |
| 5       | 1.68                 | 10.5k       |
| 6       | 1.35                 | 7.15k       |
| 7       | 1.02                 | 4.99k       |
| 8       | 0.69                 | 2.49k       |
| 9       | 0.36                 | 1.27k       |
| 10      | 0                    | 0           |

**Unit\_ID:** Up to 8 different combinations are selectable.



| Rack_ID | Voltage level | RS (± 0.1%) |
|---------|---------------|-------------|
| 1       | 3.3           | open        |
| 2       | 2.8           | 35.2k       |
| 3       | 2.3           | 15k         |
| 4       | 1.8           | 8k          |
| 5       | 1.4           | 4.99k       |
| 6       | 1             | 2.87k       |
| 7       | 0.5           | 1.27k       |
| 8       | 0             | 0           |





#### **Control and Status** (continued)

Configuration of the A3 – A0 bits: The power supply will determine the configured address based on the Unit\_ID and Rack\_ID voltage levels as follows (the order is A3 – A0):

|         |   |      |      | Unit_ID |      |      |
|---------|---|------|------|---------|------|------|
|         |   | 1    | 2    | 3       | 4    | 5    |
|         | 1 | 0000 | 0001 | 0010    | 0011 | 0000 |
|         | 2 | 0100 | 0101 | 0110    | 0111 | 0000 |
|         | 3 | 1000 | 1001 | 1010    | 1011 | 0000 |
| Rack_ID | 4 | 1100 | 1101 | 1110    | 1111 | 0000 |
| Rack_ID | 5 | 0000 | 0000 | 0000    | 0000 | 0000 |
|         | 6 | 0000 | 0001 | 0010    | 0011 | 0100 |
|         | 7 | 0101 | 0110 | 0111    | 1000 | 1001 |
|         | 8 | 1010 | 1011 | 1100    | 1101 | 1110 |

Unit X Rack: 4 X 4 and 5 X 5

|         |   |      |      | Unit_I |      |      |
|---------|---|------|------|--------|------|------|
|         |   | 6    | 7    | 8      | 9    | 10   |
|         | 1 | 0000 | 0001 | 0000   | 0000 | 0000 |
|         | 2 | 0010 | 0011 | 0000   | 0000 | 0000 |
|         | 3 | 0100 | 0101 | 0000   | 0000 | 0000 |
| Rack_ID | 4 | 0110 | 0111 | 0000   | 0001 | 0010 |
| Rack_ID | 5 | 1000 | 1001 | 0011   | 0100 | 0101 |
|         | 6 | 1010 | 1011 | 0110   | 0111 | 1000 |
|         | 7 | 1100 | 1101 | 1001   | 1010 | 1011 |
|         | 8 | 1110 | 1111 | 1100   | 1101 | 1110 |

Unit X Rack: 2 X 8 and 3 X 5

Device address in RS485 mode: The power supply is

configured for a static, single, address internally. This mode of operation is used only for factory testing.

**Global Broadcast:** This is a powerful command because it instruct all power supplies to respond simultaneously. A read instruction should never be accessed globally. The power supply should issue an 'invalid command' state if a 'read' is attempted globally.

For example, changing the 'system' output voltage requires the global broadcast so that all paralleled power supplies change their output simultaneously. This command can also turn OFF the 'main' output or turn ON the 'main' output of all power supplies simultaneously. Unfortunately, this command does have a side effect. Only a single power supply needs to pull down the ninth acknowledge bit. To be certain that each power supply responded to the global instruction, a READ instruction should be executed to each power supply to verify that the command

properly executed. The GLOBAL BROADCAST command should only be executed for write instructions to slave devices.

Voltage programming ( $V_{prog}$ ): Hardware voltage programming controls the output voltage until a software issued command to change the output voltage is executed. Software voltage programming permanently overrides the hardware  $V_{prog}$  setting and the power supply no longer listens to the hardware setting until power to the controller is interrupted, for example if input power or bias power is recycled.

When bias power is recycled to the controller the controller restarts into its default configuration, programmed to set the output as instructed by the  $V_{prog}$  pin. Again, subsequent software commanded settings permanently override the margin setting. As an example, adding a resistor between  $V_{prog}$  and Logic\_GRD is an effective way of changing the factory set point of the power supply to whatever voltage level is desired by the user during initial start-up.

The  $V_{prog}$  pin level should be set by a divider from 3.3 $V_{dc}$  to Logic\_GRD external to the power supply as shown in the graph. Programming can be accomplished either by a resistor divider or by a voltage source injecting a precision voltage level into the  $V_{prog}$  pin. Above  $3V_{dc}$  the power supply sets the output to its default state.

An analog voltage on this signal can vary the output voltage  $\pm$  10% from 10.8 $V_{dc}$  to 13.2 $V_{dc}$ .



Load share (I<sub>share</sub>): This is a single wire analog signal that is generated and acted upon automatically by power supplies connected in parallel. I<sub>share</sub> pins should be connected to each other for power supplies, if active current share among the power supplies is desired. No resistors or capacitors should get connected to this pin.



#### **Control and Status** (continued)

**Remote ON/OFF:** Controls the presence of the main  $12V_{dc}$  output voltage. This is an open collector signal that needs to be pulled HI externally through a resistor. A logic HI turns ON the main output.

A turn OFF command either through this signal (Remote ON/OFF) or firmware commanded would turn OFF the 12V output.

**Interlock:** This is a short signal pin that controls the presence of the  $12V_{dc}$  main output. This pin should be connected to 'Logic\_GRD' on the system side of the output connector. This short pin ensures that no arcing or contact damage occurs to the connector during the hot insertion/extraction process.

**8V\_INT:** Provides the ability to back\_bias a front-end that lost input power thus maintaining the ability to communicate with a remote controller. This pin should be interconnected among units in a system.

#### Status signals

**PS Present:** This signal notifies the system controller that a power supply is physically present in the slot. This signal pin is pulled down to Output\_return by the power supply.

**PG#:** A TTL compatible status signal representing whether the output voltage is present. This signal needs to be pulled HI externally through a resistor.

**Fault#:** This signal goes LO for any failure that requires power supply replacement. These faults may be due to:

- Fan failure
- Over-temperature shutdown
- Over-voltage shutdown
- Internal Power supply Fault

Over Temperature Warning (OTW#): A TTL

compatible status signal representing whether an over temperature exists. This signal needs is pulled HI internally through a resistor.

If an over temperature should occur, this signal would pull LO for approximately 10 seconds prior to shutting down the power supply. In its default configuration, the unit would restart if internal temperatures recover within normal operational levels. At that time the signal reverts back to its open collector (HI) state.

#### **Serial Bus Communications**

The I<sup>2</sup>C interface facilitates the monitoring and control of various operating parameters within the unit and transmits these on demand over an industry standard I<sup>2</sup>C Serial bus.

All signals are referenced to 'Logic\_GRD'.

**Pull-up resistors:** The clock, data lines include a  $51k\Omega$  internal weak pull up. SMBusAlert# does not have an internal pull-up resistor inside the power supply. The user is responsible for ensuring that the transmission impedance of the communications lines complies with  $I^2C$  and SMBus standards.

**Serial Clock (SCL):** The clock pulses on this line are generated by the host that initiates communications across the I<sup>2</sup>C Serial bus. This signal needs to be pulled HI externally

through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C /SMBus specifications.

**Serial Data (SDA):** This line is a bi-directional data line. This signal needs to be pulled HI externally through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C /SMBus specifications.

**SMBUSAlert#:** This hardware signal pin is normally HI. When asserted (logic LO) it signifies to the system controller that the state of the power supply has changed or that communication errors occurred.

The SMBusAlert# line exciting the power supply combines the Alert# functions of power supply control and dual\_bus\_control.

## **Digital Feature Descriptions**

PMBus<sup>™</sup> compliance: The power supply is fully compliant to the Power Management Bus (PMBus<sup>™</sup>) rev1.2 requirements. This Specification can be obtained from www.pmbus.org.

'Manufacturer Specific' commands are used to support additional instructions that are not in the PMBus $^{\text{TM}}$  specification.

All communication over the PMBus interface must support the Packet Error Checking (PEC) scheme. The PMBus master must generate the correct PEC byte for all transactions, and check the PEC byte returned by the power supply.



#### **Digital Feature Descriptions** (continued)

Non-volatile memory is used to store configuration settings. Not all settings programmed into the device are automatically saved into this non-volatile memory. Only those specifically identified as capable of being stored can be saved. (see the Table of Commands for which command parameters can be saved to non-volatile storage).

Non-supported commands: Non supported commands are flagged by setting the appropriate STATUS bit and issuing an Alert# to the 'host' controller.

If a non-supported read is requested the power supply will return 0x00h for data.

**Data out-of-range:** The power supply validates data settings and sets the data out-of-range bit and Alert# if the data is not within acceptable range.

Master/Slave: The 'host controller' is always the MASTER. Power supplies are always SLAVES. SLAVES cannot initiate communications or toggle the Clock. SLAVES also must respond expeditiously at the command of the MASTER as required by the clock pulses generated by the MASTER.

Clock stretching: The 'slave' µController inside the power supply may initiate clock stretching if it is busy and it desires to delay the initiation of any further communications. During the clock stretch the 'slave' may keep the clock LO until it is ready to receive further instructions from the host controller. The maximum clock stretch interval is 25ms.

The host controller needs to recognize this clock stretching, and refrain from issuing the next clock signal, until the clock line is released, or it needs to delay the next clock pulse beyond the clock stretch interval of the power supply.

Note that clock stretching can only be performed after completion of transmission of the 9<sup>th</sup> ACK bit, the exception being the START command.



**Example waveforms showing clock stretching** 

**I<sup>2</sup>C Bus Lock-Up detection:** The device will abort any transaction and drop off the bus if it detects the bus being held low for more than 35ms.

Communications speed: Both 100kHz and 400kHz clock rates are supported. The power supplies default to the 100kHz clock rate. The minimum clock speed specified by SMBus is 10 kHz.

Packet Error Checking (PEC): The power supply will not respond to commands without the trailing PEC because the integrity of communications is compromised without packet error correction deployment.

PEC is a CRC-8 error-checking byte, based on the polynomial  $C(x) = x^8 + x^2 + x + 1$ , in compliance with PMBus<sup>TM</sup> requirements. The calculation is performed on all message bytes, including the originating write address and command bytes preceding read instructions. The PEC is appended to the message by the device that supplied the last byte.

Alert#: The power supply can issue Alert# driven from either its internal micro controller ( $\mu$ C) or from the I²C bus master selector stage. That is, the Alert# signal of the internal  $\mu$ C funnels through the master selector stage that buffers the Alert# signal and splits the signal to the two Alert# signal pins exiting the power supply. In addition, the master selector stage signals its own Alert# request to either of the two Alert# signals when required.

The  $\mu$ C driven Alert# signal informs the 'master/host' controller that either a STATE or ALARM change has occurred. Normally this signal is HI. The signal will change to its LO level if the power supply has changed states and the signal will be latched LO until the power supply receives a 'clear\_faults' instruction.

The signal will be triggered for any state change, including the following conditions;

- V<sub>IN</sub> under or over voltage
- V<sub>out</sub> under or over voltage
- I<sub>OUT</sub> over current
- Over Temperature warning or fault
- Fan Failure
- Communication error
- PEC error
- Invalid command
- Internal faults

# Omnich

#### **Digital Feature Descriptions** (continued)

 Both Alert#\_0 and -1 are asserted during power up to notify the master that a new power supply has been added to the bus.

The power supply will clear the Alert# signal (release the signal to its HI state) upon the following events:

- Receiving a CLEAR\_FAULTS command
- Bias power to the processor is recycled

The power supply will re-assert the Alert line if the internal state of the power supply has changed, even if that information cannot be reported by the status registers until a clear\_faults is issued by the host. If the Alert asserts, the host should respond by issuing a clear\_faults to retire the alert line (this action also provides the ability to change the status registers). This action triggers another Alert assertion because the status registers changed states to report the latest state of the power supply. The host is now able to read the latest reported status register information and issue a clear\_faults to retire the Alert signal.

**Re-initialization:** The I<sup>2</sup>C code is programmed to re-initialize if no activity is detected on the bus for 5 seconds. Re- initialization is designed to guarantee that the I<sup>2</sup>C μController does not hang up the bus. Although this rate is longer than the timing requirements specified in the SMBus specification, it had to be extended in order to ensure that a re-initialization would not occur under normal transmission rates. During the few μseconds required to accomplish re- initialization the I<sup>2</sup>C μController may not recognize a command sent to it. (i.e. a start condition).

Read back delay: The power supply issues the Alert# notification as soon as the first state change occurred. During an event a number of different states can be transitioned to before the final event occurs. If a read back is implemented rapidly by the host a successive Alert# could be triggered by the transitioning state of the power supply. In order to avoid successive Alert# s and read back and also to avoid reading a transitioning state, it is prudent to wait more than 2 seconds after the receipt of an Alert# before executing a read back. This delay will ensure that only the final state of the power supply is captured.

**Successive read backs:** Successive read backs to the power supply should not be attempted at intervals faster than every one second. This time interval is

sufficient for the internal processors to update their data base so that successive reads provide fresh data.

#### **Dual Master Control:**

Two independent I<sup>2</sup>C lines provide true communications bus redundancy and allow two independent controllers to sequentially control the power supply. For example, a short or an open connection in one of the I<sup>2</sup>C lines does not affect communications capability on the other I<sup>2</sup>C line. Failure of a 'master' controller does not affect the power supplies and the second 'master' can take over control at any time.

Conceptually a Digital Signal Processor (DSP) referenced to V<sub>out</sub>(-) of the power supply provides secondary control. A Bidirectional Isolator provides the required isolation between power GRD, V<sub>out</sub>(-) and signal GRD (Logic\_GRD). A secondary micro controller provides instructions to and receives operational data from the DSP. The secondary micro controller also controls the communications over two independent I<sup>2</sup>C lines to two independent system controllers.



The secondary micro controller is designed to default to I<sup>2</sup>C\_0 when powered up. If only a single system controller is utilized, it should be connected to I<sup>2</sup>C\_0. In this case the I<sup>2</sup>C\_1 line is totally transparent as if it does not exist.

If two independent system controllers are utilized, then one of them should be connected to  $I^2C_0$  and the other to  $I^2C_1$ .

At power up the master connected to I<sup>2</sup>C\_0 has control of the bus. See the section on Dual Master Control for further description of this feature.



Conceptual representation of the dual I<sup>2</sup>C bus system.



## PMBus<sup>TM</sup> Commands

Standard instruction: Up to two bytes of data may follow an instruction depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is optional and includes the address and data fields.

| 1                               | 8          |       |     | 1     |          | 8            |     | 1 |   |  |
|---------------------------------|------------|-------|-----|-------|----------|--------------|-----|---|---|--|
| S                               | Slave addr | ess \ | ۷r  | Α     | Comm     | Command Code |     |   |   |  |
|                                 | 8          | 1     |     | 8 1 8 |          |              |     |   | 1 |  |
| Low                             | data byte  | Α     | Hiç | gh da | ata byte | Α            | PEC | Α | Р |  |
| Master to Slave Slave to Master |            |       |     |       |          |              |     |   |   |  |

SMBUS annotations; S – Start, Wr – Write, Sr – re-Start, Rd – Read.

A – Acknowledge, NA – not-acknowledged, P – Stop

Standard READ: Up to two bytes of data may follow a READ request depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is mandatory and includes the address and data fields.

| 1  | -       | 7      |    | 1           | 1 | 8      |   |        | 1   |      |   |
|----|---------|--------|----|-------------|---|--------|---|--------|-----|------|---|
| S  | Slave a | ddress |    | ave address |   |        | Α | Comman | d C | code | А |
| 1  | 7       | 7      |    | 1           | 1 | 8      |   | 1      |     |      |   |
| Sr | Slave A | ddre   | SS | Rd          | Α | LSB    |   | Α      |     |      |   |
|    | 8       | 1      | 8  |             |   | 1      | 1 |        |     |      |   |
| N  | /SB     | Α      |    | PE          | С | No-ack | Р |        |     |      |   |

Block communications: When writing or reading more than two bytes of data at a time BLOCK instructions for WRITE and READ commands are used instead of the Standard Instructions above to write or read any number of bytes greater than two.

#### Block write format:

| 1    |       | 7     |      | 1   |           | 1   | 1    |   |   |      |     | 8  |   |     | - | l |
|------|-------|-------|------|-----|-----------|-----|------|---|---|------|-----|----|---|-----|---|---|
| S    | Slav  | e ac  | ddre | ess | >         | Vr  | Α    |   | ~ | Com  | ma  | nd | С | ode | A | 7 |
|      | 8     |       |      | 1   |           | 8   | 3    | 1 |   | 8    |     |    |   | 1   |   |   |
| Byte | e cou | unt : | = N  | Α   |           | Dat | ta 1 | Α |   | Data | a 2 |    |   | Α   |   |   |
| 8    | 3     | 1     |      | 8   | 3         |     |      | 1 |   | 8    | 1   |    |   | 1   |   |   |
|      |       | Α     | Da   | ta  | ta N ≤ 48 |     |      | Α | ſ | PEC  | A   | 4  |   | Р   |   |   |

#### **Block Read Format:**

| 1    | 7          |       | 1    |     | 1   |     | 3   | 3     |     | 1 |
|------|------------|-------|------|-----|-----|-----|-----|-------|-----|---|
| S    | Slave addr | ess   | Wr   |     | Α   | Com | ma  | nd Co | ode | А |
|      |            |       |      |     |     |     |     |       |     |   |
| 1    | 7          |       |      | 1_  |     | 1   |     |       |     |   |
| Sr   | Slave A    | ddres | SS   | Ro  |     | Α   |     |       |     |   |
|      | 0          | 1     | 0    |     | -   | 1 0 | ,   | 1     |     |   |
|      | Ö          | ļ     | 0    |     | - 1 |     | )   | 1     |     |   |
| Byte | count = N  | Α     | Data | a 1 | Д   | Dat | a 2 | Α     |     |   |

Page 13

| 8 | 1 | 8           | 1 | 8   | 1      | 1 |
|---|---|-------------|---|-----|--------|---|
|   | Α | Data N ≤ 48 | Α | PEC | No Ack | Р |

Linear Data Format: The definition is identical to Part II of the PMBus Specification. All standard PMBus values, with the exception of output voltage related functions, are represented by the linear format described below. Output voltage functions are represented by a 16 bit mantissa. The value of the exponent for output voltage functions is listed in the Vout\_mode command.

The Linear Data Format is a two byte value with an 11-bit, two's complement mantissa and a 5-bit, two's complement exponent or scaling factor, its format is shown below.

|     | Data Byte High |   |   |   |   |   |   |   |   | D    | ata  | Ву   | te l | Lov | V |   |
|-----|----------------|---|---|---|---|---|---|---|---|------|------|------|------|-----|---|---|
| Bit | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6    | 5    | 4    | 3    | 2   | 1 | 0 |
|     | Exponent (E)   |   |   |   |   |   |   |   | M | lant | issa | a (M | 1)   |     |   |   |

The relationship between the Mantissa, Exponent, and Actual Value (V) is given by the following equation:

 $V = M * 2^{E}$ 

Where:

V is the value

M is the 11-bit, two's complement mantissa E is the 5-bit, two's complement exponent

#### Standard features

The commands below are 'read only'. They cannot be modified.

**Status and Alarm registers:** The registers are updated with the latest operational state of the power supply. For example, whether the output is ON or OFF is continuously updated with the latest state of the power supply. However, alarm information is maintained until a clear\_faults command is received from the host. For example, the shutdown or OC\_fault bits stay in their alarmed state until the host clears the registers.

A clear\_faults clears all registers. If a fault still persists after the clear\_faults is commanded, the register bit annunciating the fault is reset again.

| Command                 | Comments                                                                                                                       |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| ON_OFF_CONFIG<br>(0x02) | Both the CNTL pin, enabling or disabling the output, and the OPERATION command are supported. Other options are not supported. |
| Vout_OV_fault_respon    | Only latched (0x80) is                                                                                                         |
| se (0x41)               | supported                                                                                                                      |
| CAPABILITY (0x19)       | 400KHz, ALERT                                                                                                                  |
| PMBus revision (0x98)   | 1.2                                                                                                                            |





## PMBusTM Commands (continued)

Status and Alarm registers: The registers are updated with the latest operational state of the power supply. For example, whether the output is ON or OFF is continuously updated with the latest state of the power supply. However, alarm information is maintained until a clear\_faults command is received from the host. For example, the shutdown or OC\_fault bits stay in their alarmed state until the host clears the registers.

A clear\_faults clears all registers. If a fault still persists after the clear\_faults is commanded, the register bit annunciating the fault is reset again

#### **PMBusTM Command set:**

Non-supported commands are annunciated

| Command                  | Code | Data<br>Field | Non - volatile<br>memory<br>storage <sup>8</sup> &<br>default |
|--------------------------|------|---------------|---------------------------------------------------------------|
| Operation                | 0x01 | 1             | yes                                                           |
| Clear_Faults             | 0x03 | 0             |                                                               |
| Write _Protect           | 0x10 | 1             | no                                                            |
| Restore_default_all      | 0x12 | 0             |                                                               |
| Restore_default_code     | 0x14 | 1             |                                                               |
| Store_user_code          | 0x17 | 1             | yes                                                           |
| Restore_user_code        | 0x18 | 1             |                                                               |
| Vout_mode                | 0x20 | 1             | yes                                                           |
| Vout_command             | 0x21 | 2             | yes                                                           |
| Vin_ON                   | 0x35 | 2             | no                                                            |
| Vin_OFF                  | 0x36 | 2             | no                                                            |
| Fan_config_1_2           | 0x3A | 1             | yes                                                           |
| Fan_command_1            | 0x3B | 2             |                                                               |
| Vout_OV_fault_limit      | 0x40 | 2             | yes                                                           |
| Vout_OV_fault_response   | 0x41 | 1             | yes                                                           |
| Vout_OV_warn_limit       | 0x42 | 2             | yes                                                           |
| Vout_UV_warn_limit       | 0x43 | 2             | yes                                                           |
| Vout_UV_fault_limit      | 0x44 | 2             | yes                                                           |
| Vout_UV_fault_response9  | 0x45 | 1             | yes                                                           |
| Iout_OC_fault_limit      | 0x46 | 2             | yes                                                           |
| lout_OC_fault_response10 | 0x47 | 1             | yes                                                           |
| lout_OC_LV_fault_limit   | 0x48 | 2             | yes                                                           |
| Iout_OC_warn_limit       | 0x4A | 2             | yes                                                           |
| OT_fault_limit           | 0x4F | 2             | yes                                                           |
| OT_fault_response        | 0x50 | 1             | Yes/C0                                                        |
| OT_warn_limit            | 0x51 | 2             | yes                                                           |
| Vin_OV_fault_limit       | 0x55 | 2             | yes                                                           |
| Vin_OV_fault-response    | 0x56 | 1             | yes                                                           |
| Vin_OV_warn_limit        | 0x57 | 2             | yes                                                           |
| Vin_UV_warn_limit        | 0x58 | 2             | yes                                                           |
| Vin_UV_fault_limit       | 0x59 | 2             | yes                                                           |
| Vin_UV_fault_response    | 0x5A | 1             | yes                                                           |
|                          |      |               |                                                               |

 $<sup>^{\</sup>rm 8}\,{\rm Yes}$  – indicates that the data can be changed by the user

| Command                  | Hex<br>Code | Data<br>Field | storage & |
|--------------------------|-------------|---------------|-----------|
|                          |             |               | default   |
| Status_byte              | 0x78        | 1             |           |
| Status_word (+ byte)     | 0x79        | 1             |           |
| Status_Vout              | 0x7A        | 1             |           |
| Status_lout              | 0x7B        | 1             |           |
| Status_Input             | 0x7C        | 1             |           |
| Status_temperature       | 0x7D        | 1             |           |
| Status_CML               | 0x7E        | 1             |           |
| Status_fan_1_2           | 0x81        | 1             |           |
|                          |             |               |           |
| Read_Vin                 | 0x88        | 2             |           |
| Read_lin                 | 0x89        | 2             |           |
| Read_Vout                | 0x8B        | 2             |           |
| Read_lout                | 0x8C        | 2             |           |
| Read_temp_PFC            | 0x8D        | 2             |           |
| Read_temp_dc_primary     | 0x8E        | 2             |           |
| Read_temp_dc_secondary   | 0x8F        | 2             |           |
| Read_fan_speed_1         | 0x90        | 2             |           |
| Read_fan_speed_2         | 0x91        | 2             |           |
| Read_Pin                 | 0x97        | 2             |           |
| Mfr_ID                   | 0x99        | 6             | Yes       |
| Mfr_revision             | 0x9B        | 8             |           |
| Mfr_serial               | 0x9E        | 16            | yes       |
|                          |             |               |           |
| Status_summary           | 0xD0        | 11            |           |
| Status_unit              | 0xD1        | 2             |           |
| Status_alarm             | 0xD2        | 3             |           |
| Read_fan_speed           | OXD3        | 6             |           |
| Read_input               | 0xD4        | 5             |           |
| Read_firmware_rev        | 0xD5        | 6             |           |
| Read_run_timer           | 0xD6        | 3             |           |
| Status_bus               | 0xD7        | 1             |           |
| Take over bus control    | 0xD8        |               |           |
| EEPROM Record            | 0xD9        | ≤64           | yes       |
| Read_temp_exhaust        | 0xDA        | 2             |           |
| Read_ temp_inlet         | 0xDB        | 2             |           |
| Reserved for factory use | OXDC        |               |           |
| Reserved for factory use | 0XDD        |               |           |
| Reserved for factory use | OXDE        |               |           |
| Test Function            | 0xDF        | 1             |           |
|                          |             |               |           |
| Upgrade commands         |             |               |           |
| Password                 | 0xE0        | 4             |           |
| Target_list              | 0xE1        | 4             |           |
| Compatibility_code       | 0xE2        | 32            |           |
| Software_version         | 0xE3        | 7             |           |
| Memory_capability        | 0xE4        | 7             |           |
| Application_status       | 0xE5        | 1             |           |
| Boot_loader              | 0xE6        | 1             |           |
| Data_transfer            | 0xE7        | ≤32           |           |
| Product Ordering code    | 0xE8        | 11            |           |
|                          |             |               |           |
| Upload_black_box         | 0xF0        | ≤32           |           |

<sup>&</sup>lt;sup>10</sup> Only latched (0xC0) or hiccup (0xF8) are supported

<sup>&</sup>lt;sup>9</sup>Only latched (0x80) or restart (0xC0) are supported



#### Command set adjustment range

If a command is received for a value setting that is outside the range defined below, the module should not change the present setting. The module could NACK the command and set the invalid/unsupported data bit of the status\_cml (0x7E) register.

|                        | Hex  | Default | Adjust | ment |
|------------------------|------|---------|--------|------|
|                        | Code | Delault | ran    | ge   |
| Command                | Code | HL (LL) | Low    | High |
| Vout_command           | 0x21 | 12      | 10.8   | 13.2 |
| Fan_command_1          | 0x3B | -       | 0      | 100  |
| Vout_OV_fault_limit    | 0x40 | 14.8    | 10.8   | 13.2 |
| Vout_OV_warn_limit     | 0x42 | 13.8    | 10.8   | 13.2 |
| Vout_UV_warn_limit     | 0x43 | 10.8    | 10.8   | 13.2 |
| Vout_UV_fault_limit    | 0x44 | 10      | 10     | 13.2 |
| lout_OC_fault_limit    | 0x46 | 270     | 0      | 270  |
| lout_OC_LV_fault_limit | 0x48 | 7       | 7      | 13.2 |
| lout_OC_warn_limit     | 0x4A | 260     | 0      | 260  |
| OT_fault_limit         | 0x4F | 130     | 0      | 150  |
| OT_warn_limit          | 0x51 | 125     | 0      | 150  |
| Vin_OV_warn_limit      | 0x57 | 265     | 85     | 265  |
| Vin_UV_warn_limit      | 0x58 | 84      | 84     | 265  |

#### **Command Descriptions**

**Operation (0x01):** By default the Power supply is turned ON at power up as long as Power ON/OFF signal pin is active HI. The Operation command is used to turn the Power Supply ON or OFF via the PMBus. The data byte below follows the OPERATION command.

| FUNCTION | DATA BYTE |  |
|----------|-----------|--|
| Unit ON  | 80        |  |
| Unit OFF | 00        |  |

To **RESET** the power supply cycle the power supply OFF, wait at least 2 seconds, and then turn back ON. All alarms and shutdowns are cleared during a restart.

**Clear\_faults (0x03):** This command clears all STATUS and FAULT registers and resets the Alert# line of both the power supply and I<sup>2</sup>C bus STATUS register.

If a fault, or a STATUS needing attention, still persists after the issuance of the clear\_faults command, the specific registers indicating the fault are reset and the specific Alert# line is activated again.

WRITE\_PROTECT register (0x10): Used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. All supported command parameters may have their parameters read, regardless of the

write\_protect settings. The contents of this register can be stored to non-volatile memory using the Store\_default\_code command. The default setting of this register is enable\_all\_writes 0x00h.

| FUNCTION                  | <b>DATA BYTE</b> |
|---------------------------|------------------|
| Enable all writes         | 00               |
| Disable all writes except | 80               |
| Disable all writes except | 40               |

**Restore\_Default\_All (0x12):** Restores all register values and responses to the default parameters set in the power supply. The factory default cannot be changed.

**Restore\_default\_code (0x14):** Restore only a specific register parameter to the factory default parameters set in the power supply.

**Store\_user\_code (0x17):** Changes the user default setting of a single register. In this fashion some protection is offered to ensure that only those registers that are desired to be changed are in fact changed.

**Restore\_user\_code (0x18):** Restores the user default setting of a single register.

Vout\_mode (0x20): This is a 'read only' register. The upper three bits specify the supported data format, in this case Linear mode. The lower five bits specify the exponent of the data in two's complement binary format for output voltage related commands, such as Vout\_command. These commands have a 16 bit mantissa. The exponent is fixed by the module and is returned by this command.

| Mode   | Bits [7:5] | Bits [4:0] (exponent) |
|--------|------------|-----------------------|
| Linear | 000b       | xxxxxb                |

Vout\_Command (0x21): Used to dynamically change the output voltage of the power supply. This command can also be used to change the factory programmed default set point of the power supply by executing a store-user instruction that changes the user default firmware set point.

The default set point can be overridden by the Vprog signal pin which is designed to override the firmware based default setting during turn ON.

In parallel operation, changing the output voltage should be performed simultaneously to all power supplies using the Global Address (Broadcast) feature. If only a single power supply is instructed to change its



#### **Command Descriptions** (continued)

output, it may attempt to source all the required power which can cause either a power limit or shutdown condition.

Software programming of output voltage permanently overrides the set point voltage configured by the Vprog signal pin. The program no longer looks at the 'Vprog pin' and will not respond to any hardware voltage settings. If power is removed from the µController it will reset itself into its default configuration looking at the Vprog signal for output voltage control. In many applications, the Vprog pin is used for setting initial conditions, if different that the factory setting. Software programming then takes over once I<sup>2</sup>C communications are established.

To properly hot-plug a power supply into a live backplane, the system generated voltage should get re-configured into either the factory adjusted firmware level or the voltage level reconfigured by the Vprog pin. Otherwise, the voltage state of the plugged in power supply could be significantly different than the powered system.

Voltage margin range: 10.8V<sub>dc</sub> - 13.2 V<sub>dc</sub>.

Vin\_ON (0x35): This is a 'read only' register that informs the controller at what input voltage level the power supply turns ON. The default value is tabulated in the data section. The value is contingent on whether the power supply operates in the low\_line or high\_line mode.

Vin\_OFF (0x36): This is a 'read only' register that informs the controller at what input voltage level the power supply turns OFF. The default value is tabulated in the data section. The value is contingent on whether the power supply operates in the low\_line or high\_line mode.

Fan\_config\_1\_2 (0x3A): This command allows the controller to define whether the fan speed command is in duty cycle or RPM. Both fans must be commanded simultaneously, either by duty cycle or RPM. Mixing controls will result in a 'data error'. The tachometer pulses per revolution is not used.

Fan\_command\_1 (0x3B): This command instructs the power supply to increase the speed of the fan. The transmitted data byte represents the hex equivalent of the duty cycle in percentage, i.e. 100% = 0x64. The command can only increase fan speed, it cannot

instruct the power supply to reduce the fan speed below what the power supply requires for internal control.

Sending 00h tells the power supply to revert back to its internal control.

**Vout\_OV\_fault\_limit (0x40):** Sets the value at which the main output voltage will shut down. The default OV\_fault value is set at 60V<sub>dc</sub>.

**Vout\_OV\_fault\_response (0x41):** This is a 'read only' register. The only allowable state is a latched state after three retry attempts.

An overvoltage shutdown is followed by three attempted restarts, each successive restart delayed 1 second. If within a 1 minute window three attempted restarts failed, the unit will latch OFF. If less than 3 shutdowns occur within the 1 minute window then the count for latch OFF resets and the 1 minute window starts all over again. This performance cannot be changed.

**Restart after a latched state:** Either of four restart mechanisms is available;

- The hardware pin ON/OFF may be cycled OFF and then ON.
- The unit may be commanded to restart via i<sup>2</sup>c through the Operation command by first turning OFF then turning ON .
- The third way to restart is to remove and reinsert the unit.
- The fourth way is to turn OFF and then turn ON ac power to the unit.

A successful restart clears all STATUS and ALARM registers.

A power system that is comprised of a number of power supplies could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual power supplies. Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.

A synchronous restart can be implemented by;

- Issuing a GLOBAL OFF and then a GLOBAL ON command to all power supplies
- Toggling Off and then ON the ON/OFF signal, if this signal is paralleled among the power supplies.
- Removing and reapplying input commercial power to the entire system.



## **Command Descriptions** (continued)

The power supplies should be OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual power supplies.

**Vout\_OV\_warn\_limit (0x42):** Sets the value at which a warning will be issued that the output voltage is too high.. Exceeding the warning value will set the Alert# signal.

**Vout\_UV\_warn\_limit (0x43):** Sets the value at which a warning will be issued that the output voltage is too low. Reduction below the warning value will set the Alert# signal.

**Vout\_UV\_fault\_limit (0x44):** Sets the value at which the power supply will shut down if the output gets below this level. This register is masked if the UV is caused by interruption of the input voltage to the power supply.

**Vout\_UV\_fault\_response (0x45):** Sets the response if the output voltage falls below the UV\_fault\_limit. The default UV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0)

**lout\_OC\_fault\_limit (0x46):** Sets the value at which the power supply will shut down. (The value is contingent on whether the power supply operates in the low\_line or high\_line mode).

**lout\_OC\_fault\_response (0x47):** Sets the response if the output overload exceeds the OC\_Fault\_limit value. The default OC\_fault\_response is hiccup (0xF8). The only two allowable states are latched (0xC0) or hiccup. The response is the same for both low\_line and high\_line operations.

**lout\_OC\_warn\_limit (0x4A):** Sets the value at which the power supply issues a warning that the output current is getting too close to the shutdown level. Which level is changed is contingent on the input voltage applied to the power supply at the time the change takes place.

**OT\_fault\_limit (0x4F):** Sets the value at which the power supply responds to an OT event, sensed by the dc-sec sensor. The response is defined by the OT\_fault\_response register.

OT\_fault\_response (0x50): Sets the response if the output overtemperature exceeds the OT\_Fault\_limit value. The default OT\_fault\_response is hiccup (0xC0). The only two allowable states are latched (0x80) or hiccup.

**OT\_warn\_limit (0x51):** Sets the value at which the power supply issues a warning when the dc-sec temperature sensor exceeds the warn limit.

Vin\_OV\_fault\_limit (0x55): Sets the value at which the power supply shuts down because the input voltage exceeds the allowable operational limit.

Vin\_OV\_fault\_response (0x56): Sets the response if the input voltage level exceeds the Vin\_OV\_fault\_limit value.

The default Vin\_OV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0).

Vin\_UV\_warn\_limit (0x58): This is another warning flag indicating that the input voltage is decreasing dangerously close to the low input voltage shutdown level.

Vin\_UV\_fault\_limit (0x59): Sets the value at which the power supply shuts down because the input voltage falls below the allowable operational limit.

Vin\_UV\_fault\_response (0x5A): Sets the response if the input voltage level falls below the Vin\_UV\_fault\_limit value. The default Vin\_UV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0).

**STATUS\_BYTE (0x78):** Returns one byte of information with a summary of the most critical device faults.

| Bit<br>Position | Flag                            | Default Value |
|-----------------|---------------------------------|---------------|
| 7               | Unit is busy                    | 0             |
| 6               | OUTPUT OFF                      | 0             |
| 5               | VOUT Overvoltage Fault          | 0             |
| 4               | IOUT Overcurrent Fault          | 0             |
| 3               | VIN Undervoltage Fault          | 0             |
| 2               | Temperature Fault or<br>Warning | 0             |
| 1               | CML (Comm. Memory<br>Fault)     | 0             |
| 0               | None of the above               | 0             |



## **Command Descriptions** (continued)

**STATUS\_WORD (0x79):** Returns status\_byte as the low byte and the following high\_byte.

| Bit<br>Position | Flag                     | Default<br>Value |
|-----------------|--------------------------|------------------|
| 7               | VOUT Fault or Warning    | 0                |
| 6               | IOUT Fault or Warning    | 0                |
| 5               | INPUT Fault or Warning   | 0                |
| 4               | MFR SPECIFIC             | 0                |
| 3               | POWER_GOOD# (is negated) | 0                |
| 2               | FAN Fault or Warning     | 0                |
| 1               | OTHER                    | 0                |
| 0               | UNKNOWN Fault or Warning | 0                |

**STATUS\_VOUT (0X7A):** Returns one byte of information of output voltage related faults.

| Bit<br>Position | Flag            | Default<br>Value |
|-----------------|-----------------|------------------|
| 7               | VOUT OV Fault   | 0                |
| 6               | VOUT_OV_WARNING | 0                |
| 5               | VOUT_UV_WARNING | 0                |
| 4               | VOUT UV Fault   | 0                |
| 3 - 0           | Not supported   | 0                |

**STATUS\_IOUT (0X7B):** Returns one byte of information of output current related faults.

| Bit<br>Position | Flag                   | Default<br>Value |
|-----------------|------------------------|------------------|
| 7               | IOUT OC Fault          | 0                |
| 6               | IOUT OC LV Fault       | 0                |
| 5               | IOUT OC Warning        | 0                |
| 4               | X                      | 0                |
| 3               | CURRENT SHARE Fault    | 0                |
| 2               | IN POWER LIMITING MODE | 0                |
| 1 - 0           | X                      | 0                |

**STATUS\_INPUT (0X7C):** Returns one byte of information of input voltage related faults.

| Bit<br>Position | Flag                           | Default<br>Value |
|-----------------|--------------------------------|------------------|
| 7               | VIN_OV_Fault                   | 0                |
| 6               | VIN_OV_Warning                 | 0                |
| 5               | VIN_UV_ Warning                | 0                |
| 4               | VIN_UV_Fault                   | 0                |
| 3               | Unit OFF for low input voltage | 0                |
| 2               | IIN_OC_Fault                   | 0                |
| 1 - 0           | Not supported                  | 0                |

**STATUS\_TEMPERATURE (0x7D):** Returns one byte of information of temperature related faults.

| Bit<br>Position | Flag          | Default<br>Value |
|-----------------|---------------|------------------|
| 7               | OT Fault      | 0                |
| 6               | OT Warning    | 0                |
| 5 - 0           | Not supported | 0                |

**STATUS\_CML (0x7E):** Returns one byte of information of communication related faults

| Bit<br>Position | Flag                           | Default<br>Value |
|-----------------|--------------------------------|------------------|
| 7               | Invalid/Unsupported<br>Command | 0                |
| 6               | Invalid/Unsupported Data       | 0                |
| 5               | Packet Error Check Failed      | 0                |
| 4 - 2           | Not supported                  | 0                |
| 1               | Other Communication<br>Fault   | 0                |
| 0               | Not supported                  | 0                |

**STATUS\_FAN\_1\_2 (0x81):** Returns one byte of information with a summary of the most critical device faults

| Bit<br>Position | Flag                    | Default<br>Value |
|-----------------|-------------------------|------------------|
| 7               | Fan 1 Fault             | 0                |
| 6               | Fan 2 Fault             | 0                |
| 5 - 4           | Not supported           | 0                |
| 3               | Fan 1 speed overwritten | 0                |
| 2               | Fan 2 speed overwritten | 0                |
| 1 - 0           | Not supported           | 0                |

#### **Read back Descriptions**

Single parameter read back: Functions can be read back one at a time using the read\_word\_protocol with PEC.

Analog data is always transmitted LSB followed by MSB. A NA following the PEC byte signifies that the transmission is complete and is being terminated by the 'host'.

| 1  |                  | 8      |     | 1   |   |              | 1   |    |   |
|----|------------------|--------|-----|-----|---|--------------|-----|----|---|
| S  | Slave address Wr |        |     | А   | C | Command Code |     |    | А |
| 1  |                  | 8      |     |     | 1 |              |     |    |   |
| Sr | Slave a          | addres | s F | ≀d  | Α |              |     |    |   |
|    | 8 1              |        |     |     |   | 1            | 8   | 1  | 1 |
| L  | _SB              | Α      | ٨   | 1SB |   | Α            | PEC | NA | Р |

Read back error: If the  $\mu C$  does not have sufficient time to retrieve the requested data, it has the option to return all FF's instead of incorrect data.

Read\_fan\_speed 1 & 2 (0x90, 0x91): Reading the fan speed is in Linear Mode returning the RPM value of the fan.

Read\_FRU\_ID (0x99,0x9A, 0x9E): Returns FRU information. Must be executed one register at a time.



## Read Back Descriptions (continued)

| 1    |                  |   | 8    |   |   | 1      | 8              |     |    |  | 1 |
|------|------------------|---|------|---|---|--------|----------------|-----|----|--|---|
| S    | Slave address Wr |   |      |   | • | А      | Command 0x9x   |     |    |  | Α |
| 1    | 8                |   |      |   |   | 1      | 8              |     |    |  |   |
| Sr   | Slave address Rd |   |      |   | d | А      | Byte count = x |     |    |  | 7 |
| 8    |                  | 1 | 8    | 1 |   | 8      | 1              | 8   | 1  |  | 1 |
| Byte | _1               | А | Byte | Α | В | Byte_x | Α              | PEC | NA |  | Р |

Mfr\_ID (0x99): Manufacturer in ASCII – 6 characters maximum,

OmniOn - Critical Power represented as: OmniOn -CP

Mfr\_MODEL (0x9A): Manufacturer model-number in ASCII – 16 characters, for this unit: CAR3012TEBXXZ01A

Mfr\_revision (0x9B): Total 8 bytes, this is the product series taking the form X:YZ. Each byte is in ASCII format. The series number is read from left to right, scanned from the series number bar code on the power supply. Unused characters are filled at the end with null

Mfr\_serial (0x9E): Product serial number includes the manufacturing date, manufacturing location in up to 15 characters. For example:

13KZ51018193xxx, is decoded as;

13 - year of manufacture, 2013

KZ – manufacturing location, in this case Matamoros 51 – week of manufacture

018193xxx - serial #, mfr choice

## **Manufacturer-Specific PMBus**<sup>TM</sup> **Commands**

Many of the manufacturer-specific commands read back more than two bytes. If more than two bytes of data are returned, the standard SMBusTM Block read is utilized. In this process, the Master issues a Write command followed by the data transfer from the power supply. The first byte of the Block Read data field sends back in hex format the number of data bytes, exclusive of the PEC number, that follows. Analog data is always transmitted LSB followed by MSB. A No-ack following the PEC byte signifies that the transmission is complete and is being terminated by the 'host'.

Mfr\_Specific Status and alarm registers: The content and partitioning of these registers is significantly different than the standard register set in the PMBus™ specification. More information is provided by these registers and they are either accessed rapidly, at once, using the 'multi parameter' read back scheme of this document, or in batches of two STATUS and two ALARM registers.

**Status\_summary (0xD0):** This 'manufacturer specific' command is the basic read back returning STATUS and ALARM register data, output voltage, output current, and internal temperature data in a single read. Internal temperature should return the temperature that is closest to a shutdown level.

| 1     |                  |      | 8     |     |    | 1    |                |                |     | 8     |        | T  | 1 |
|-------|------------------|------|-------|-----|----|------|----------------|----------------|-----|-------|--------|----|---|
| S     | Slav             | e ad | dress | Wr  |    | Α    | A Command Code |                |     |       |        |    | Α |
| 1     |                  |      | 8     |     |    | 1    |                | 8              |     |       |        |    | 1 |
| Sr    | Slave address Rd |      |       |     |    | A    | 4              | B <sub>i</sub> | yte | coun  | t = 11 | ,  | Δ |
| 8     |                  | 1    | 1 8   |     |    | 1    |                | 8              |     | 1     | 8      |    | 1 |
| Statu | ıs-2             | Α    | Statu | s-1 | F  | 4    | Αl             | arm            | า-3 | Α     | Alarm  | -2 | Α |
| 8     | 8 1 8            |      |       |     |    | 1    |                |                | 8   | 8     |        |    |   |
| Alar  | m-1              | Α    | Volta | age | LS | SB   | ,              | A Voltage MSB  |     |       | MSB    | F  | 7 |
|       | 8                |      | 1     |     | 8  |      |                |                |     | 1     |        |    |   |
| Cur   | rent             | -LSB | А     | (   | Cı | ırre | nt             | -MS            | B   | Α     |        |    |   |
|       |                  | 8    |       |     |    | 1    |                |                |     | 8     |        |    | 1 |
| Te    | Temperature-LSB  |      |       |     |    |      |                | em             | npe | ratur | e-MSE  | 3  | Α |
| 8     |                  | 1    | 1 1   |     |    |      |                |                |     |       |        |    |   |
| PEC   | C No-Ack P       |      |       |     | Р  |      |                |                |     |       |        |    |   |

**Status\_unit(0xD1):** This command returns the STATUS -2 and STATUS-1 register values using the standard 'read' format.

| Bit<br>Position | Flag                    | Default<br>Value |
|-----------------|-------------------------|------------------|
| 7               | PEC Error               | 0                |
| 6               | OC [hiccup=1,latch=0]   | 1                |
| 5               | Invalid_Instruction     | 0                |
| 4               | Power_Capacity [HL = 1] | X                |
| 3               | OR'ing Test Failed      | 0                |
| 2               | n/a                     | 0                |
| 1               | Data_out_of_range       | 0                |
| 0               | Remote ON/OFF [HI = 1]  | X                |



# Manufacturer-Specific PMBusTM Commands (continued)

Oring fault: Triggered either by the host driven or'ing test or by the repetitive testing of this feature within the power supply. A destructive fault would cause an internal shutdown. Success of the host driven test depends on whether the system is N+1 configured.. Thus a non- destructive or'ing fault does not trigger a shutdown.

| <b>Bit Position</b> | Flag                   | Default Value |  |  |  |  |
|---------------------|------------------------|---------------|--|--|--|--|
| 7                   | OT [Hiccup=1, latch=0] | 1             |  |  |  |  |
| 6                   | OR'ing_Test_OK         | 0             |  |  |  |  |
| 5                   | Internal_Fault         | 0             |  |  |  |  |
| 4                   | Shutdown               | 0             |  |  |  |  |
| 3                   | Service LED ON         | 0             |  |  |  |  |
| 2                   | External_Fault         | 0             |  |  |  |  |
| 1                   | LEDs_Test_ON           | 0             |  |  |  |  |
| 0                   | Output ON (ON = 1)     | X             |  |  |  |  |

Status 1

**Status\_alarm (0xD2):** This command returns the ALARM-3 - ALARM-1 register values.

| -t t-1              | _,                   |               |
|---------------------|----------------------|---------------|
| <b>Bit Position</b> | Flag                 | Default Value |
| 7                   | Interlock open       | 0             |
| 6                   | Fuse fail            | 0             |
| 5                   | PFC-DC               | 0             |
| 3                   | communications fault | 0             |
|                     | DC-I <sup>2</sup> C  | 0             |
| 4                   | communications fault | O             |
| 3                   | AC monitor           | 0             |
| 7                   | communications fault | O             |
| 2                   | X                    | 0             |
| 1                   | X                    | 0             |
| 0                   | Or'ing fault         | 0             |

Alarm 3

| <b>Bit Position</b> | Flag                 | <b>Default Value</b> |
|---------------------|----------------------|----------------------|
| 7                   | FAN_Fault            | 0                    |
| 6                   | No_Primary           | 0                    |
| 5                   | Primary_OT           | 0                    |
| 4                   | DC/DC_OT             | 0                    |
| 3                   | Vo lower than BUS    | 0                    |
| 2                   | Thermal sensor filed | 0                    |
| 1                   | Stby_out_of_limits   | 0                    |
| 0                   | Power_Delivery       | 0                    |

Alarm 2

**Power Delivery:** If the internal sourced current to the current share current is > 10A, a fault is issued.

| <b>Bit Position</b> | Flag               | <b>Default Value</b> |  |  |  |  |
|---------------------|--------------------|----------------------|--|--|--|--|
| 7                   | POWER LIMIT        | 0                    |  |  |  |  |
| 6                   | PRIMARY Fault      | 0                    |  |  |  |  |
| 5                   | 5 OT_Shutdown      |                      |  |  |  |  |
| 4                   | OT_Warning         | 0                    |  |  |  |  |
| 3                   | IN OVERCURRENT     | 0                    |  |  |  |  |
| 2                   | OV_Shutdown        | 0                    |  |  |  |  |
| 1                   | VOUT_out_of_limits | 0                    |  |  |  |  |
| 0                   | VIN_out_of_limits  | 0                    |  |  |  |  |

Alarm 1

**Over temperature warning:** This flag is set approximately 5°C prior to the commencement of an over temperature shutdown.

Read\_Fan\_speed (0 x D3): Returns the commanded speed in percent and the measured speed in RPM. If a fan does not exist, or if the command is not supported the unit return 0x00.

| 1                   |                  |      | 8       |      |   |     |                | 8   |    |     |      | 1   |   |
|---------------------|------------------|------|---------|------|---|-----|----------------|-----|----|-----|------|-----|---|
| S                   | Slave address Wr |      |         |      | - | Α   | Command 0xE1   |     |    |     |      | Α   |   |
| 1                   | 8                |      |         |      |   | 1   |                | 8   | }  |     | 1    |     |   |
| Sr                  | Slave address Rd |      |         |      | k | Α   | Byte count = 6 |     |    |     | Δ    | ١   |   |
| 8                   | 3                | 1    | 8       | 3    | 1 |     | 8              |     | 1  |     | 8    |     | 1 |
| Adj%-LSB A Adj%-MSE |                  |      |         | -MSB | Α | Fa  | n1-LSE         | 3   | Α  | Far | 11-M | ISB | А |
| 8 1                 |                  | 8    |         | 1    | 8 |     | 1              |     | 1  | 1   |      |     |   |
| Fan2-LSB A          |                  | A Fa | Fan2-MS |      | Α | PEC | N              | о-А | ck | Р   |      |     |   |

**Read input string (0xD4):** Reads back the input voltage and input power consumed by the power supply.

|   | 1               |      | 7             |       |     |               | 1  |  |                  |   |       | 8        |   |  |
|---|-----------------|------|---------------|-------|-----|---------------|----|--|------------------|---|-------|----------|---|--|
|   | S               | Slav | Slave address |       |     |               | Α  |  | Command Code 0xD |   |       |          |   |  |
| 1 | 1               | 1    |               | 7     |     |               | 1  |  | 1                |   |       |          |   |  |
|   | Α               | Sr   | Slav          | /e Ac | ddr | ess           | Rd |  | Α                | 4 |       |          |   |  |
|   | 8 1             |      |               |       |     | 8             |    |  |                  | 1 |       | 8        | 1 |  |
|   | Byte (          | Coun | t = 4         | Α     | ٧   | Voltage - LSB |    |  |                  | Α | Volta | ge - MSB | Α |  |
|   | 8 1             |      |               |       |     | 8             |    |  |                  | 1 | 8     | 1        | 1 |  |
|   | Power - LSB A I |      |               |       |     | Power - MSB   |    |  |                  | Α | PEC   | No-ack   | Р |  |



# Manufacturer-Specific PMBusTM Commands (continued)

**Read\_firmware\_rev [0 x D5]:** Reads back the firmware revision of all three µC in the power supply.

|                  |                   |            |          | -          | -   |                    |    |            | _      |     |         | -1 |   |  |  |  |  |
|------------------|-------------------|------------|----------|------------|-----|--------------------|----|------------|--------|-----|---------|----|---|--|--|--|--|
|                  |                   | 7          |          | ı          | ı   |                    |    |            | 8      |     |         |    | 1 |  |  |  |  |
| S                | Sla               | ave ad     | dress    | Wr         | Α   | Сс                 | ρm | nmar       | nd Co  | ode | e 0xD   | D  | Α |  |  |  |  |
| 1                | 1                 |            | 7        |            |     | 1                  | •  | 1          |        | 8   |         |    | 1 |  |  |  |  |
| Α                | Sr                | Slave      | Addre    | ess        | F   | ≀d                 | A  | <b>Д</b> Е | Byte C | Cou | ınt = 6 |    | Α |  |  |  |  |
|                  |                   | 8          |          | 1          |     |                    |    | 8          |        |     | 1       |    |   |  |  |  |  |
| Pri              | Primary major rev |            |          |            |     | Prin               | าล | ry m       | inor r | ev  | Α       |    |   |  |  |  |  |
|                  |                   | 8          |          |            | l   |                    |    |            | 8      |     |         | 1  |   |  |  |  |  |
| Sec              | onda              | ary ma     | ajor rev | ' <i>F</i> | 7   | Se                 | СО | ndar       | y mir  | nor | rev     | Α  | 4 |  |  |  |  |
|                  |                   |            |          |            |     |                    |    |            |        |     |         |    |   |  |  |  |  |
|                  | 8 1               |            |          |            | 8   |                    |    | 1          | 8      |     | 1       |    | 1 |  |  |  |  |
| I <sup>2</sup> C | majo              | ajor rev A |          |            | rev | vision A PEC No-ac |    |            | o-ack  |     | Р       |    |   |  |  |  |  |

Read\_run\_timer [0xD6]: This command reads back the recorded operational ON state of the power supply in hours. The operational ON state is accumulated from the time the power supply is initially programmed at the factory. The power supply is in the operational ON state both when in standby and when it delivers main output power.

Recorded capacity is approximately 10 years of operational state.

| 1    |         | 7       | 1    | 1 |      | 0            |     | 1   | _  |
|------|---------|---------|------|---|------|--------------|-----|-----|----|
| ı    |         | /       | I    | ı |      | 0            |     | ı   |    |
| S    | Slave a | address | Wr   | А | Comr | mand Code (  | OxD | E A | ١. |
|      |         |         | 1    |   |      | _            |     |     | 1  |
| 1    |         | 7       |      | l | 1    | 8            |     | 1   |    |
| Sr   | Slave   | Addres  | s R  | d | Α    | Byte count = | = 3 | Α   |    |
|      | 8       | 1       | 8    |   | 1    | 8            | 1   |     |    |
| Time | e - LSB | А       | Time |   | А    | Time - MSB   | Α   |     |    |
|      | 1       | -       | -    | , | 7    |              |     |     |    |
| 8    |         | Ţ       |      | I |      |              |     |     |    |
| PEC  | No      |         | Ρ    |   |      |              |     |     |    |

**Status\_bus (0xD7):** Bus\_Status is a single byte read back. The command can be executed by either master at any time independent of who has control.

The  $\mu$ C may issue a clock stretch, as it can for any other instruction, if it requires a delay because it is busy with other activities.

Automatically resetting into the default state requires the removal of bias supply from the controllers.

| Bit Position | Flag                        | Default<br>Value |
|--------------|-----------------------------|------------------|
| 7            | Bus 1 command error         | 0                |
| 6            | Bus 1 Alert# enabled        | 0                |
| 5            | Bus 1 requested control     | 0                |
| 4            | Bus 1 has control of the PS | 0                |
| 3            | Bus 0 command error         | 0                |
| 2            | Bus 0 Alert# enabled        | 0                |
| 1            | Bus 0 requested control     | 0                |
| 0            | Bus 0 has control of the PS | 1                |

**Command Execution:** The master not in control can issue two commands on the bus, take\_over\_bus\_control and clear\_faults

Take\_over\_Bus\_Control (0xD8): This command instructs the internal  $\mu C$  to switch command control over to the 'master' that initiated the request.

Actual transfer is controlled by the I<sup>2</sup>C selector section of the  $\mu$ C. A bus transfer only occurs during an idle state when the 'master' currently in control (in the execution process of a control command) has released the bus by issuing a STOP command. Control can be transferred at any time if the 'master' being released is executing a read instruction that does not affect the transfer of command control. Note; The  $\mu$ C can handle read instructions from both busses simultaneously.

The command follows PMBus $^{\text{TM}}$  standards and it is not executed until the trailing PEC is validated.

Status Notifications: Once control is transferred both Alert# lines should get asserted by the I²C selector section of the  $\mu$ C. The released 'master' is notified that a STATUS change occurred and he is no longer in control. The connected 'master' is notified that he is in control and he can issue commands to the power supply. Each master must issue a clear\_faults command to clear his Alert# signal.

If the Alert# signal was actually triggered by the power supply and not the  $I^2C$  selector section of the  $\mu C$ , then only the 'master' in control can clear the power supply registers.

Incomplete transmissions should not occur on either bus.



# Manufacturer-Specific PMBusTM Commands (continued)

**EEPROM record (0xD9):** The  $\mu$ C contains 64 bytes of reserved EEPROM space for customer use. After the command code, the starting memory location must be entered followed by a block write, and terminated by the PEC number;



To read contents from the EEPROM space

| 1   |       | 7          |      | 1     | 1     |         |       | 8      |        | 1 |
|-----|-------|------------|------|-------|-------|---------|-------|--------|--------|---|
| S   | Slave | addr       | ess  | Wr    | Α     | C       | omman | nd Cod | e 0xD9 | A |
|     | 8     |            |      | 1     |       |         | 8     |        | 1      |   |
| Mer | mory  | locatio    | Α    | E     | Зу    | te coun | ıt≤32 | Α      |        |   |
| 1   |       | 7          |      |       | 1     |         | 1     |        |        |   |
| Sr  | Sla   | ave ac     | ldre | ess   | Rd    |         | А     |        |        |   |
| - : | 8     | 1          | 1    |       |       |         | 8     | }      | 1      |   |
| Ву  | te _1 | А          |      | ••••• | ••••• | . [     | Byte  | ≤32    | Α      |   |
|     | 8     |            |      | 1     |       |         |       |        |        |   |
|     | PEC   | PEC No ack |      |       |       |         |       |        |        |   |

**Test Function (0xDF):** This command can be used to exercise the LEDs of the power supply and verify the functionality of the output Or'ing feature of the power supply.

| Bit   | Function                 | State         |
|-------|--------------------------|---------------|
| 7     | 25ms stretch for factory | 1= stretch ON |
| ,     | use                      | 1- 3000001    |
| 5 - 6 | reserved                 |               |
| 4     | Or'ing test              | 1=ON, 0=OFF   |
| 2 - 3 | reserved                 |               |
| 1     | reserved                 |               |
| 0     | LED test                 | 1=0N, 0=0FF   |

**LEDS test ON:** Will turn-ON simultaneously the front panel LEDs of the Power supply sequentially 7 seconds ON and 2 seconds OFF until instructed to turn OFF. The intent of this function is to provide visual identification of the power supply being talked to and also to visually verify that the LEDs operate and driven properly by the micro controller.

**LEDS test OFF:** Will turn-OFF simultaneously the four front panel LEDs of the Power supply.

**OR'ing Test:** This command verifies functioning of output OR'ing. At least two paralleled power supplies are required. The host should verify that N+1 redundancy is established. If N+1 redundancy is not established the test can fail. Only one power supply should be tested at a time.

Verifying test completion should be delayed for approximately 30 seconds to allow the power supply sufficient time to properly execute the test.

Failure of the isolation test is not considered a power supply FAULT because the N+1 redundancy requirement cannot be verified. The user must determine whether a true isolation fault indeed exists.

## **General performance descriptions**

**Default state:** Power supplies are programmed in the default state to automatically restart after a shutdown has occurred. The default state can be reconfigured by changing non-volatile memory (Store\_user\_code).

### Delayed overcurrent shutdown during startup:

Power supplies are programmed to stay in a constant current state for up to 20 seconds during power up. This delay has been introduced to permit the orderly application of input power to a subset of paralleled power supplies during power up. If the overload persists beyond the 20 second delay, the

power supply will revert back into its programmed state of overload protection.

Unit in Power Limit or in Current Limit: When output voltage is >  $10V_{DC}$  the Output LED will continue blinking. When output voltage is <  $10V_{DC}$ , if the unit is in the RESTART mode, it goes into hiccup. When the unit is ON the output LED is ON, when the unit is OFF the output LED is OFF.

Restart after a latchoff: PMBus<sup>TM</sup> fault\_response commands can be configured to direct the power supply to remain latched off for over\_voltage, over\_temperature and over\_current.

To restart after a latch off either of five restart mechanisms are available.

- 1. The hardware pin ON/OFF may be cycled OFF and then ON.
- 2. The unit may be commanded to restart via I2C through the Operation command by cycling the output OFF followed by ON.



#### **General performance descriptions** (continued)

- Remove and reinsert the unit.
- 4. Turn OFF and then turn ON AC power to the unit.
- 5. Changing firmware from latch off to restart.

Each of these commands must keep the power supply in the OFF state for at least 2 seconds, with the exception of changing to **restart**.

A successful restart shall clear all alarm registers, set the **restarted successful** bit of the **Status\_2** register.

A power system that is comprised of a number of power supplies could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual power supplies. Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.

A synchronous restart can be implemented by;

- Issuing a GLOBAL OFF and then ON command to all power supplies,
- 2. Toggling Off and then ON the ON/OFF (ENABLE) signal
- 3. Removing and reapplying input commercial power to the entire system.

The power supplies should be turned OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual power supplies.

**Auto\_restart:** Auto-restart is the default configuration for over-current and over-temperature shutdowns. These features are configured by the PMBus™ fault\_response commands

An overvoltage shutdown is followed by three attempted restarts, each restart delayed 1 second, within a 1 minute window. If within the 1 minute window three attempted restarts failed, the unit will latch OFF. If within the 1 minute less than 3 shutdowns occurred then the count for latch OFF resets and the 1 minute window starts all over again

#### **Fault management**

Certain transitionary states can occur before a final state is reached. The STATUS and ALARM registers will not be frozen into a notification state until the final state is reached. Once a final state is reached the Alert# signal is set and the STATUS and ALARM registers will not get reinstated until a clear\_faults is issued by the master. The only exception is that additional state changes may be added to the original list if further changes are noted.

All fault information is sticky. If the fault still persists after a clear\_faults has been issued, then the fault state will reassert. All operational state information is not sticky.

The power supply differentiates between internal faults that are within the power supply and external faults that the power supply protects itself from, such as overload or input voltage out of limits. The FAULT LED, FAULT PIN or i²c alarm is not asserted for EXTERNAL FAULTS. Every attempt is made to annunciate External Faults. Some of these annunciations can be observed by looking at the input LEDs. These fault categorizations are predictive in nature and therefore there is a likelihood that a categorization may not have been made correctly.

Input voltage out of range: The Input LED will continue blinking as long as sufficient power is available to power the LED. If the input voltage is completely gone the Input LED is OFF.

#### State change definition

A **state\_change** is an indication that an event has occurred that the MASTER should be aware of. The following events shall trigger a **state\_change**;

- Initial power-up of the system when AC gets turned ON. This is the indication from the power supply that it has been turned ON.
- Whenever the power supply gets hot-plugged into a working system. This is the indicator to the system (MASTER) that a new power supply is on line.
- Any changes in the bit patterns of the STATUS and ALARM registers are a STATUS change which triggers the ALERT# flag.

Note that a host-issued command such as turning the output OFF will not trigger an Alert# even though the STATUS registers will change to indicate the latest state of the power supply.

CAR3012TE DS



#### **Communications during hot plug**

Careful system control is recommended when hot plugging a power supply into a live system. It takes about 15 seconds for a power supply to configure its address on the bus based on the analog voltage levels present on the backplane. If communications are not stopped during this interval, multiple power supplies may respond to specific instructions because the address of the hot plugged power supply always defaults to xxxx000 (depending on which device is being addressed within the power supply) until the power supply configures its address.

The recommended procedure for hot plug is the following: The system controller should poll the module\_present signal to verify when a power supply is inserted into the system. When a new module is detected the system controller should cease any communications with the power system for 15 seconds. At the end of the time out all communications can resume. Note that although hot plug should not affect ongoing communications, if a discrepancy should arise the error should get picked up by the PEC.

calculation. Ofcourse the system controller could always use the module\_present signal as an indicator to ignore communications that are currently taking place.

#### **Failure Predictions**

Alarm warnings that do not cause a shutdown are indicators of potential future failures of the power supply. For example, if a thermal sensor failed, a warning is issued but an immediate shutdown of the power supply is not warranted.

Another example of potential predictive failure mechanisms can be derived from information such as fan speed when multiple fans are used in the same power supply. If the speed of the fans varies by more than 20% from each other, this is an indication of an impending fan wear out.

The goal is to identify problems early before a protective shutdown would occur that would take the power supply out of service.

**Information only alarms:** The following alarms are for information only, they do not cause a shutdown

- Over temperature warning
- V<sub>out</sub> out-of-limits
- Output voltage lower than bus
- Unit in Power Limit
- Thermal sensor failed
- Or'ing (Isolation) test failure
- Power delivery
- Stby out of limits
- Communication errors

#### **LEDs**

Two LEDs are located on the front faceplate. The AC\_OK LED provides visual indication of the INPUT signal function.

When the LED is ON GREEN the power supply input is within normal design limits.

The second LED DC/FLT is a dual-state LED. When GREEN there are no faults and DC output is present. When 'blinking' a fault condition exists but the power supply may still provide some output power. When RED, a fault condition exists and the power supply has been shut down, it does not provide any output power.

## Remote upgrade

This section describes at a high-level the recommended re- programming process for the three internal micro controllers inside the power supply when the re- programming is implemented in live, running, systems.

The process has been implemented in visual basic by OmniOn Power for controller based systems positioned primarily for the telecommunications industry. OmniOn Power will share its development with customers who are interested to deploy the reprogramming capability into their own controllers.

For some customers' internal system re-programming is either not feasible or not desired. These customers may obtain a re-programming kit from OmniOn Power. This kit contains a turn-key package with the re-program firmware.



#### Remote upgrade (continued)

#### In-system remote upgrade

Conceptual Description: The power supply contains three independent  $\mu$ Controllers. The boost (PFC) section is controlled by the primary  $\mu$ Controller. The secondary DC-DC converter is controlled by the secondary  $\mu$ Controller, and  $I^2$ C communications are being handled by the  $I^2$ C Interface  $\mu$ Controller.

Each of the  $\mu$ Controllers contains a boot loader section and an application section in memory. The purpose of the boot loader section is to facilitate the upgrading capability described here. All the commands for upgrading and memory space required for incrementally changing the application code are in this section. The application section contains the running code of the power supply.

The system controller receives the upgrade package. It should first check whether an upgrade is required followed by upgrading those processors, one at a time, that are required to be upgraded. Each processor upgrade needs to be validated and once the upgrade is successfully completed the boot loader within each processor will permit the application to run after a reset. If the validation fails the boot loader will stay in its section. The system controller can attempt another upgrade session to see if it would complete successfully.



**The Upgrade Package:** This package contains the following

 Manifest.txt - The manifest describes the contents of the upgrade package and any incidental information that may be useful, for example, what this upgrade contains or why is this upgrade necessary

This file contains the version number and the compatibility code of the upgraded program for each of the three processors

 Program.bin - The upgraded program contents are located here. Each processor to be upgraded will have its own file.

Below is an example of an upgrade package

- Contents of the upgrade are in a zip file CAR3012TExxxZ01A.zip
- Unzipping the contents shows the following files CAR3012TExxxZ01A.pfc.bin

CAR3012TExxxZ01A.sec.bin

CAR3012TEXXXZ01A.iic.bin

manifest.txt

- Opening manifest.txt shows the following
  - # Upgrade manifest file
  - # Targets: CAR3012TExxxZ01A PFC and SEC
  - # Date: Tue 01/14/2014 14:25:09.37
  - # Notes:

>p,CAR3012TE\_P01, CAR3012TExxxZ01A \_PFC.bin,1.18

>s,CAR3012TE\_S01, CAR3012TExxxZ01A \_SEC.bin,1.1

>i, CAR3012TE\_I01, CAR3012TExxxZ01A \_IIC.bin,2.5

Compatibility New Revision code, Program number

**Upgrade Status Indication:** The FAULT LED is utilized for indicating the status of the re-programming process.

| Status           | <b>Fault LED</b> | Description                                      |
|------------------|------------------|--------------------------------------------------|
| Idle             | OFF              | Normal state                                     |
| In boot<br>block | Wink             | Application is good                              |
| Upgrading        | Fast blink       | Application is erased or programming in progress |
| Fault            | ON               | Erase or re-program failed                       |

Wink: 0.25 seconds ON, 0.75 seconds OFF

Fast Blink: 0.25 seconds ON. 0.25 seconds OFF



## **Upgrade** procedure

 Initialization: To execute the re-programming/ upgrade in the system, the power supply to be reprogrammed must first be taken OFF-line prior to executing the upgrade.

Note: If the power supply is not taken OFF-line by the system controller, the boot loader will turn OFF the output prior to continuing with the reprogramming operation.

Make sure that sufficient power is provided by the remaining on-line power supplies so that system functionality is not jeopardized.

- 2. Unzip the distribution file
- 3. Unlock upgrade execution protection by issuing the command below;

**Password(0xE0):** This command unlocks the upgrade commands feature of the power supply by sending the characters 'UPGD'.

| 1   |                   | 8         |  |    |           | 8          | 1          |   | 8   |   |   |   |
|-----|-------------------|-----------|--|----|-----------|------------|------------|---|-----|---|---|---|
| S   | Slave addr Wr A C |           |  | Cr | nd – 0xE0 | Α          | Byte count |   |     | 4 | Α |   |
|     | 8 1               |           |  |    |           | 8          |            | 1 | 8   | 1 | 7 |   |
| Byt | e 0 - U           | 9 O - U A |  |    |           | Byte 4 - I | )          | Α | PEC | Α | F | ) |

4. None of the upgrade commands in a processor can be executed until that processor is placed into boot block mode. To enter boot block mode, the Boot Loader (0xE6) command must be executed next with the instruction for the processor to enter boot block – data: 1=enter boot block.

The sequence for the upgrade is as follows:

- enter the processor into boot block
- erase the application
- execute the upgrade
- exit from the processor boot block

This sequence needs to be repeated for each processor. The sequence of upgrade does not matter if all processors are properly upgraded. The following instructions describe each of the commands.

Perform the checks and balances, status verifications, sequence verifications, and validation error checking.

Boot loader (0xE6): This command manages the upgrade process starting with entering the sector, erasing the present application, indicating completion of the upload and finally exiting from the boot sector, thereby turning over control to the uploaded application.

| 1  |      | 7      | 7   | 7      |  | 8      |     | 8        |  |
|----|------|--------|-----|--------|--|--------|-----|----------|--|
| S  | Slav | e addr | Wr  | Nr A C |  | nd – 0 | xE6 | Target-x |  |
| 8  | 3    | 1 8    |     | 3      |  | 1      | 1   |          |  |
| Da | ita  | Α      | PEC |        |  | Α      | Р   |          |  |

#### Data:

1=enter boot block (software reboot)

2=erase

3=done

4=exit<sup>11</sup> boot block (watchdog reboot)

Notes: During this process if the output of the power supply was not turned OFF the boot loader will turn OFF the output.

Entering boot loader must be a sequential set of instructions. The iic processor must be entered first, followed by entering the boot loader of the secondary processor and finally the primary processor. Both the iic and the secondary processor must be maintained in boot loader while communicating to the primary processor.

Entering the primary or secondary boot loaders is not needed if only the iic processor is being upgraded.

Wait at least 1 second after issuing an erase command to allow the µC to complete its task.

Use command 0xE5 to verify that the PFC  $\mu$ C is erased. The returned status byte should be 0x81.

Use the Data Transfer command to update the application of the target  $\mu C$ .

5. Obtain a list of upgradable processors (optional)

**Target list(0xE1):** This command returns the upgradable processors within the power supply. The byte word is the ASCII character of the processor (p, s, and i). The command is optional to the user for information only.

| 1   |         | 8    |    | 1   |       | 8     |        | 1     |   |         |   |   |       |   |   |
|-----|---------|------|----|-----|-------|-------|--------|-------|---|---------|---|---|-------|---|---|
| S   | Slave   | addr | Wr | А   | Cm    | d – 0 | )xEO   | Α     | 4 |         |   |   |       |   |   |
| 1   |         | 8    |    | 1   |       | 8     | 3      |       | 1 | Ī       |   |   |       |   |   |
| S   | Slave   | addr | Rd | Α   | Ву    | te cc | ount - | n     | А |         |   |   |       |   |   |
|     | 8       | 1    |    |     | 8     | 1     | 8      |       | 1 |         | 1 |   |       |   |   |
| Byt | e 0 - U | Α .  |    | Byt | e - n | A PE  |        | A PEC |   | n A PEC |   | ) | No-Ac | k | Р |

 $<sup>^{\</sup>rm II}$  The 'exit boot block' command is only successful if all applications are valid, otherwise, control remains in the boot block



## **Upgrade procedure** (continued)

Potential target processors are the following:

p – primary (PFC)

s – secondary (DC-DC)

 $i - I^2C$ 

 Verify upgrade compatibility by matching the upgrade compatibility code in the manifest.txt file to the power supply compatibility code of the target processor.

Compatibility code (0xE2): The compatibility code consists of up to 32 characters defining the hardware configuration. To read the compatibility codes of each processor in the module execute the following read:

| 1  | 8          |               | 1    |      | 8     |      |    |    |      | 1   |   |
|----|------------|---------------|------|------|-------|------|----|----|------|-----|---|
| S  | Slave addr | Slave addr Wr |      |      | d – C | xE2  |    | Та | rget | - X | Α |
| 1  | 8          | 8             |      |      | 8     |      |    | 1  | 8    |     | 1 |
| Sr | Slave addr | Slave addr Rd |      | Byte | cou   | unt= | 32 | Α  | Byte | 9 0 | Α |
|    | . [        |               | 3    | 3    | 1     | 8    |    |    | 8    | 1   | 1 |
|    |            |               | Byte | - 31 | Α     | PE   | С  | No | -Ack | Ρ   |   |

Where Target-x is an ASCII character pointing to the processor to be updated;

p - primary (PFC)

s – secondary (DC-DC)

 $i - I^2C$ 

7. Check the software revision number of the target processor in the power supply and compare it to the revision in the upgrade. If the revision numbers are the same, or the power supply has a higher revision number then no upgrade is required for the target processor.

**Software revision(0xE3):** This command returns the software revision of the target.

| 1   |        | 8     |     |     | 1 |        |    | 8    |     | 1  |          | 8               |    | 1 |
|-----|--------|-------|-----|-----|---|--------|----|------|-----|----|----------|-----------------|----|---|
| S   | Slave  | e add | r W | ′r  | Α | Cm     | d  | - O> | ĸE3 | A  | Tar      | get –           | Х  | Α |
| 1   |        | 8     |     |     |   |        | 8  |      |     | 1  |          | 8               |    |   |
| Sr  | Slave  | addr  | Rd  | 4   | E | Byte o | co | unt: | = 7 | А  | ا<br>re\ | lajor<br>⁄ision |    | Α |
|     | 8 1    |       |     |     |   | 8      |    | 1    | 8   | 3  | 1        | 8               |    | 1 |
| Mir | or rev | ision | Α   |     | m | onth   |    | Α    | d   | ау | Α        | year            | 12 | Α |
|     | 8      | 1     | 3   | 3   |   | 1      |    | 8    |     |    | 1        |                 |    |   |
| ŀ   | nrs    | Α     | m   | nin | ) | Α      |    | PEC  | 2   | No | – Acł    | < F             | )  |   |

<sup>12</sup> Last two digits

Page 27

8. Verify the capability of each processor

Memory capability (0xE4): Provides the specifics of the capability of the device to be reprogrammed

| 1   |         | 8          |      | 1   |      | 8       |     | 1  |    | 8        |    | 1 |
|-----|---------|------------|------|-----|------|---------|-----|----|----|----------|----|---|
| S   | Slave a | addı       | r Wı | A   | Cmc  | l – 0xE | 4   | А  | Та | rget – x |    | Α |
| 1   |         | 8          |      | 1   |      | 8       |     | 1  |    | 8        |    | 1 |
| Sr  | Slave   | add        | r Ro | A   | Byte | count   | = 7 | Α  | M  | 1ax Byte | es | А |
|     | 8       | 1          | 8    | 3   | 1    | 8       |     | 1  |    | 8        |    | 1 |
| ET  | - LSB   | Α          | ET - | MSB | А    | BT - L  | SB  | Α  | В  | T - MSB  |    | Α |
|     | 8       |            | 1    |     | 8    |         | 1   | 8  | 3  | 1        |    | 1 |
| Apı | o_CRC_  | RC_LSB A A |      |     | _CRC | _MSB    | Α   | PI | EC | No- Ac   | k  | Р |

Where the fields definition are shown as below

| Max Bytes | Maximum number of bytes in a data           |  |  |  |  |  |  |
|-----------|---------------------------------------------|--|--|--|--|--|--|
| мах Бусез | packet                                      |  |  |  |  |  |  |
| ET        | Erase time for entire application space (in |  |  |  |  |  |  |
| _ E1      | mS)                                         |  |  |  |  |  |  |
| BT        | Data packet write execution time (uS)       |  |  |  |  |  |  |
| APP_CRC   | returns the application CRC-16 calculation. |  |  |  |  |  |  |

This information should be used by the host processor to determine the max data packet size and add appropriate delays between commands.

9. Determine the status of the upgrade: The Application status command is used to verify the present state of the boot loader.

**Application status (0xE5):** Returns the Boot Loader's present status

| 1  | 8          |    |     | ;      | 3    |    | 1 | 8          | 1 |
|----|------------|----|-----|--------|------|----|---|------------|---|
| S  | Slave addr | W  | r A | Cmd    | – 0x | E5 | Α | Target – x | A |
| 1  | 8          |    | 1   | 8      | 1    | 8  |   | 1          | 1 |
| Sr | Slave addr | Rd | Α   | Status | Α    | PE | С | No-Ack     | Р |

## Status bits

| 0x00 | Processor is available | 0x10 | Reserved                 |
|------|------------------------|------|--------------------------|
| 0x01 |                        |      | Reserved                 |
| 0x02 | CRC-16 invalid         | 0x40 | Manages<br>downstream μC |
| 0x04 | Sequence out of order  |      |                          |
| 0x08 | Address out of range   |      |                          |

Status of the application should be checked after the execution of successive commands to verify that the commands have been properly executed.

**Data transfer (0xE7):** The process starts with uploading data packets with the first sequence number (0x0000). Both the write and read commands need to include the target-x processor.



#### **Upgrade procedure** (continued)

#### Data transfer [read]

| 1   |        | 8   |      |     |       |      | 8   |    |     | 1     |     | 8      |     | 1 |
|-----|--------|-----|------|-----|-------|------|-----|----|-----|-------|-----|--------|-----|---|
| S   | Slave  | ado | lr ' | Wr  | Α     | Cm   | d – | 0> | κE7 | Α     | T   | arget  | - X | Α |
|     |        |     |      |     |       |      |     |    |     |       |     |        |     |   |
|     | 8      | 1   |      |     | 8     |      | ٦   |    |     | 8     | 3   |        | 1   |   |
|     |        |     |      |     |       |      |     |    |     |       |     |        | _   | _ |
| Sec | 7– LSB | S A |      | Sed | 4 - b | 1SB  | Α   |    | Ву  | te Co | วน  | nt = n | A   |   |
|     |        |     |      |     |       |      |     |    |     |       |     |        |     |   |
|     | 8      | 1   |      |     |       | 8    |     |    | 1   | 8     |     | 1      | 1   |   |
| Ву  | rte 0  | Α   |      |     | Ву    | te - | n-1 | F  | 4   | PEC   | ( ) | Α      | Р   |   |
|     |        |     |      |     |       |      |     |    |     |       |     |        |     | - |

After completion of the first data packet upload the Boot loader increments the sequence number. A subsequent read to the boot loader will return the incremented sequence number and a STATUS byte. This is a validity check to ensure that the sequence number is properly kept. The returned STATUS byte is the same as the application status response. It is appended here automatically to save the execution of another command. It should be checked to ensure that no errors are flagged by the boot loader during the download. If an error occurred, terminate the download load and attempt to reprogram again.

Note: Reading the sequence number needs to be delayed approximately 150ms after uploading a data packet in order to allow the processor to update the sequence number field.

| 1   |       | 8   |    |         | 1    |     |    | 8      |    | 1  |    | 8         |   | 1 |
|-----|-------|-----|----|---------|------|-----|----|--------|----|----|----|-----------|---|---|
| S   | Slave | adc | lr | Wr      | A Cr |     | nc | x0 – b | E7 | А  | Та | ırget – x |   | А |
| 1   |       | 8   | ,  |         |      | 1   |    |        |    |    |    |           |   |   |
| Sr  | Slave | ado | dr | Ro      | b    | Α   |    |        |    |    |    |           |   |   |
|     | 1     | 8   |    | 8       |      | 1   |    | 8      | 1  | 8  |    | 1         |   | 1 |
| Sec | q-LSB | Α   | Se | Seq-MSE |      | A 5 |    | tatus  | Α  | PE | С  | No– Acl   | < | Р |

The returned Status byte is defined in the Application Status command (0  $\times$  E5).

Sequence number validation should take place after each data block transfer. The next data block transfer starts with the sequence number received from the boot loader.

The host keeps track of the upload and knows when the upload is completed.

10. Execute a Boot loader command to tell the  $\mu C$  that the transfer is done.

At the completion signal, the µC should calculate

the PEC value of the entire application. The last two bytes of the loaded application were the CRC-16 based PEC calculation.

Wait for at least 1 second to allow time for the  $\mu C$  to calculate the error checking value.

- 11. Execute an Application status command to verify that the error check is valid. The returned status should be 0x80.
- 12. Execute a Boot loader command to exit boot block. Upon receipt of the command the µC will transfer to the uploaded application code.
- 13. Wait for at least 1 second.
- 14. Use command 0xE1 to verify that the  $\mu$ C is now in the application code. The returned status data byte should be 0x00.
- 15. Repeat the program upgrade for other  $\mu$ C's, if included in the upgrade package.

#### **Product Ordering code**

Although the Ordering code number is not required for the upgrade process in its present form, it may be useful when upgrading multiple version of the same product in order to differentiate product upgrade requirements.

#### Product Ordering code ( 0 X E8):

| 1  |       | 8    |    |    |    | 1      |   |    | 8        |      |             | 1   |   |   |
|----|-------|------|----|----|----|--------|---|----|----------|------|-------------|-----|---|---|
| S  | Slave | e ad | dr | Wr |    | А      | ( | Cm | d – 0xE  | 8    |             | А   |   |   |
| 1  |       | 8    | 3  |    |    | 1      |   |    | 8        |      |             | 1   |   |   |
| Sr | Slav  | e ad | dr | Ro | k  | Α      |   | By | yte coui | nt=1 | 1           | Α   |   |   |
|    | 8     | 1    | 1  |    |    | 8      |   | 1  | 8        |      | 1           |     | 1 | ٦ |
| Ву | te 0  | Α    |    |    | Ву | /te 10 | ) | Α  | PEC      | N    | <b>D-</b> / | 4ck | Р | 1 |

**Error handling:** The Boot loader will not start the application if errors occurred during the re-program stage. The controlling program could restart the upgrade process or terminate the upgrade and remove the offending power supply from service.

If a transmission error occurs, or if the uC did not receive the data from the DSP, the uC may set the length to 0, issue a PEC and terminate the transmission.



#### **Upgrade procedure** (continued)

Timing recommendation

- 2ms delay prior to issuing a read address (address [R])
- 30ms delay between commands
- Is delay after issuing a store\_user\_code command
- 5s delay after issuing a restore\_default\_all command
- 3s delay for a retry if the power supply does not respond to its address (allows for a RESET condition).

#### **Black box**

Contents of the black box and more detailed information about the specifics of the feature are described in a separate document. The intent here is to provide a high level summary This feature includes the following;

- 1. A rolling event Recorder
- 2. Operational Use Statistics

#### The rolling event recorder

The purpose of the black box is to provide operational statistics as well as fault retention for diagnostics following either recoverable or non-recoverable fault events.

Sufficient memory exists to store up to 5 timestamped snapshot records (pages) that include the state of the status and alarm registers and numerous internal measurement points within the power supply. Each record is stored into nonvolatile memory at the time when a black box trigger event occurs. Once five records are stored, additional records over-write the oldest record.

The memory locations will be cleared, when the product is shipped from the OmniOn factory.

#### Operational use statistics

This feature of the black box includes information on the repetition and duration of certain events in order to understand the long-term operational state of the power supply. The events are placed into defined buckets for further analysis. For example; the power supply records how long was the output current provided in certain load ranges.

#### Accessing the event records

The event records are accessed by uploading the entire contents of the black box of the power supply into a folder assigned by the user. Within the I<sup>2</sup>C protocol this upload is accomplished by the upload\_black\_box (0xF0) command described below. OmniOn Power provides a Graphical User Interface (GUI) that de-codes the contents of the black box into a set of records that can be reviewed by the user.

**Upload black box(0xF0):** This command executes the upload from the power supply to a file of the user's choice.

The 100ms delay prior to the restart is mandatory to provide enough time for the power supply to gather the required data from the secondary DSP controller.

| 1   | 8                  |             |        | 1    |       | 8      |         |    | 1      |   |   |
|-----|--------------------|-------------|--------|------|-------|--------|---------|----|--------|---|---|
| S   | Slave addr         | W           | ′r     | Α    | Cr    | nd –   | 0xF0    |    | А      |   |   |
|     | 8                  |             |        | 1    |       | 8      |         |    | 1      |   |   |
| Sta | rt address - m     | nsb         |        | А    | Start | addı   | ess - I | sb | А      |   |   |
| Le  | 8<br>ngth = N (≤32 | 2)          | 1<br>A | ]    | dela  | ay 100 | Oms     |    |        |   |   |
| 1   | 8                  |             |        | 1    |       | 8      | 1       |    | 8      |   | 1 |
| Sr  | Slave addr         | ave addr Rd |        |      | Leng  | :h ≤ 3 | 2 A     |    | Byte 0 |   | Α |
|     |                    |             | 8      | 3    | 1     | 8      |         | 1  |        | 1 |   |
|     |                    |             |        | Byte | N-1   | Α      | PEC     | 1  | No-Ack |   | Р |

If a transmission error occurs, or if the uC did not receive the data from the DSP, the uC may set the length to 0, issue a PEC and terminate the transmission.

The data array supported by rev 1.3 of the OmniOn Interface Adapter is 32 x 64 comprising 2048 bytes of data.





#### **Alarm Table**

|   | LED                   | indicator        |                                       | Monitoring Signals |         |          |         |  |  |  |  |
|---|-----------------------|------------------|---------------------------------------|--------------------|---------|----------|---------|--|--|--|--|
| T | est Condition         | LED1<br>INPUT OK | Dual- Color LED2<br>Temp OK/PG#/Fault | Fault              | PG#     | INPUT OK | ТЕМР ОК |  |  |  |  |
| 1 | Normal Operation      | Green            | Green                                 | High               | High    | High     | High    |  |  |  |  |
| 2 | Out of range<br>INPUT | Blinking         | OFF                                   | High               | Low     | Pulsing  | High    |  |  |  |  |
| 3 | No Input              | OFF              | OFF                                   | High               | Low     | Low      | High    |  |  |  |  |
| 4 | OVP                   | Green            | Red                                   | Low                | Low     | High     | High    |  |  |  |  |
| 5 | Over Current          | Green            | Blinking                              | High               | Pulsing | High     | High    |  |  |  |  |
| 6 | Over Temp<br>Warning  | Green            | Blinking Red                          | High               | High    | High     | Pulsing |  |  |  |  |
| 7 | Over Temp Fault       | Green            | Red                                   | Low                | Low     | High     | Low     |  |  |  |  |
| 8 | Remote ON             | Green            | Green                                 | High               | High    | High     | High    |  |  |  |  |
| 9 | Remote OFF            | Green            | OFF                                   | High               | Low     | High     | High    |  |  |  |  |

Notes: Test condition #2 and #3 had 2 modules plug in. One module is running and the other one is with no/low AC.

Test condition #5, The PG# signal responds to two independent conditions. It can activate either for loss of output because of an overload condition, or it can activate because of the impending loss of output voltage because input power has been interrupted. In case of an overload condition, depending on how deep is the overload, sufficient holdup may not be present to provide the required delay prior to the regulation going below  $10.8 \, V_{DC}$ .

Blinking of the overload LED will not occur until the output voltage decayed about 0.3V from its regulation point. During hiccup, blinking occurs only during the ON-time state.

Blinking frequency: 0.5 seconds ON, 0.5 seconds OFF.

CAR3012TE\_DS



## **Outline Drawing**



CAR3012TE\_DS

<sup>&</sup>lt;sup>13</sup> Reverse airflow capability/performance should be evaluated using the standard IEC connector and the capability improvement if the input connector is changed to the high temperature connector. (fan temperature should also be verified carefully).





## **Connector Pin Assignments**

<u>Input Connector:</u> IEC320, C20; mating connector: IEC320, C19 type

Output Connector: FCI Berg P/N 10106132-C006001, TE 2-6450831-3 or equivalent

Mating connector: FCI Berg P/N 10106135-C006001, TE 1-6450871-1 (right angle)

FCI Berg P/N 10106137-C006001 (in line)

| PART NUMBER | RT NUMBER ROWS |    |   |   | SIG | NAL |   |   |       |      |      |       |      | PO  | WER    |     |       |       |       |     |    |
|-------------|----------------|----|---|---|-----|-----|---|---|-------|------|------|-------|------|-----|--------|-----|-------|-------|-------|-----|----|
| PARE NUMBER | NONS           |    | 1 | 2 | 3   | 4   | 5 | 6 | PI    | P2   | РЗ   | P4    | P.5  | P6  | P7     | P8  | P9    | P10   | PII   | P12 |    |
|             | D              |    | J | J | J   | J   | J | J |       |      |      |       |      |     |        |     |       |       |       |     | L  |
| 2-6450831-3 | С              |    | F | K | K   | K   | K | K | TM    | TM   | TM   | ТМ    | TM   | TM  | TM     | ТМ  | TM    | ТМ    | TM    | TU  |    |
| 2-6430031-3 | В              |    | N | G | G   | N   | N | N | 1 (4) | 1.79 | 1.04 | 1 141 | 1 W. | I M | 1 (4): | 114 | 1 (4) | 1 (4) | 3 (9) | TM  |    |
|             | A              | HD | Н | S | S   | S   | Н | S |       |      |      |       |      |     |        |     |       |       |       |     | HD |
| 24S + 12HDF | 24S + I2HDP    |    |   |   |     |     |   |   |       |      |      |       |      |     |        |     |       |       |       |     |    |

Power Supply output connector shown above: Short (MLBF) signal pins: F, G, H

Standard signal pins: J, K, N, S

Mating connector: Long power (MFBL) socket: P1 through P6

Standard power socket: P7 – P12

| Pin     | Function         | Pin | <b>Function</b> | Pin | Function | Pin     | Function          |
|---------|------------------|-----|-----------------|-----|----------|---------|-------------------|
| A1      | Vstb             | B1  | Fault#          | C1  | IShare   | D1      | VProg             |
| A2      | Logic_GRD        | B2  | 8V_INT          | C2  | Alert#_1 | D2      | Unit_ID           |
| A3      | SDA-1            | B3  | Interlock       | C3  | OTW#     | D3      | Remote ON/<br>OFF |
| A4      | SCL-1            | B4  | PS Present      | C4  | RS_485+  | D4      | PG#               |
| A5      | Remote Sense (+) | B5  | SDA -0          | C5  | RS_485-  | D5      | Protocol          |
| A6      | Remote Sense (-) | B6  | SCL -0          | C6  | Rack_ID  | D6      | Alert#_0          |
|         |                  |     |                 |     |          | •       |                   |
| P1 – P6 | Output Return    |     | _               |     |          | P7- P12 | +12Vout           |

Short signal pins are to be changed to when connector is available

RS\_485+, RS\_485-, Protocol are for internal test use only. Do not connect to anything.



## **Ordering Information**

Please contact your OmniOn Power Sales Representative for pricing, availability and optional features.

| PRODUCT         | DESCRIPTION                                                                                          | PART NUMBER      |
|-----------------|------------------------------------------------------------------------------------------------------|------------------|
| 3000W Front-End | +12V <sub>out</sub> , 3.3V <sub>sb</sub> , face plate, PMBus interface, RoHS 6 of 6                  | CAR3012TEBXXZ01A |
| 3000W Front-End | +12V <sub>out</sub> , 5V <sub>sb</sub> , face plate, PMBus interface, RoHS 6 of 6                    | CAR3012TEBX5Z01A |
| 3000W Front-End | +12V <sub>out</sub> , 3.3V <sub>sb</sub> , face plate, PMBus interface, reverse airflow, RoHS 6 of 6 | CAR3012TEBCRZ01A |
| 3000W Front-End | +12V <sub>out</sub> , 5V <sub>sb</sub> , face plate, PMBus interface, reverse airflow, RoHS 6 of 6   | CAR3012TEBR5Z01A |

#### **FOOTNOTES**

#### **Contact Us**

For more information, call us at

1-877-546-3243 (US)

1-972-244-9288 (Int'l)

 $<sup>^{*}</sup>$  UL is a registered trademark of Underwriters Laboratories, Inc.

 $<sup>^{\</sup>dagger}\,\text{CSA}$  is a registered trademark of Canadian Standards Association.

<sup>&</sup>lt;sup>‡</sup> VDE is a trademark of Verband Deutscher Elektrotechniker e.V.

<sup>&</sup>lt;sup>5</sup> Intended for integration into end-user equipment. All the required procedures for CE marking of end-user equipment should be followed. (The CE mark is placed on selected products.)

 $<sup>\</sup>ensuremath{^{**}}$  ISO is a registered trademark of the International Organization of Standards.

<sup>&</sup>lt;sup>+</sup>PMBus name and logo are registered trademarks of the System Management Interface Forum (SMIF)



# **Change History (excludes grammar & clarifications)**

| Revision | Date       | Description of the change                    |
|----------|------------|----------------------------------------------|
| 8.3      | 12/22/2021 | Updated as per template                      |
| 8.4      | 07/05/2023 | Correction in electrical specification table |
| 8.5      | 12/16/2023 | Updated as per OmniOn template               |



## **OmniOn Power Inc.**

601 Shiloh Rd. Plano, TX USA

## omnionpower.com

We reserve the right to make technical changes or modify the contents of this document without prior notice. OmniOn Power does not accept any responsibility for errors or lack of information in this document and makes no warranty with respect to and assumes no liability as a result of any use of information in this document.

We reserve all rights in this document and in the subject matter and illustrations contained therein. Any reproduction, disclosure to third parties or utilization of its contents – in whole or in parts – is forbidden without prior written consent of OmniOn Power. This document does not convey license to any patent or any intellectual property right. Copyright© 2023 OmniOn Power Inc. All rights reserved.